9-82
DS785UM1
Copyright 2007 Cirrus Logic
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9
9
9
TXDEnq
Address:
0x8001_00BC - Read/Write
Chip Reset:
0x0000_0000
Soft Reset:
Unchanged
Definition:
Transmit Descriptor Enqueue register. The Transmit Descriptor Enqueue
register is used to define the number of valid descriptors available in the
transmit descriptor queue. Only the Transmit descriptor Increment field is
writable and any value written to this field will be added to the existing
Transmit Descriptor Value. When complete descriptors are read by the MAC,
the Transmit Descriptor Value is decremented by the number read. For
example if the Transmit Descriptor Value is 0x07, and the Host writes 0x03 to
the Transmit Descriptor Increment, the new Value will be 0x0A. If the controller
then reads two descriptors, the Value will be 0x08.
Bit Descriptions:
RSVD:
Reserved. Unknown During Read.
TDV:
Transmit Descriptor Value.
TDI:
Transmit Descriptor Increment.
TXStsQBAdd
Address:
0x8001_00C0 - Read/Write
Chip Reset:
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TDV
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
TDI
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TSQBA
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TSQBA
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...