DS785UM1
2-21
Copyright 2007 Cirrus Logic
ARM920T Core and Advanced High-Speed Bus (AHB)
EP93xx User’s Guide
2
2
2
0x8003_006C
CursorColor1
Cursor color overlaid when cursor value is 10
N
0x8003_0070
CursorColor2
Cursor color overlaid when cursor value is 11
N
0x8003_0074
CursorXYLoc
Cursor X and Y location Register
N
0x8003_0078
CursorDScanLHYLoc
Cursor dual scan lower half Y location Register
N
0x8003_007C
RasterSWLock
Software Lock Register. Register used to unlock registers that
have SWLOCK
N
0x8003_0080 - 0x8003_00FC
GrySclLUTR
Grayscale Look Up Table
N
0x8003_0200
VidSigRsltVal
Video signature result value
N
0x8003_0204
VidSigCtrl
Video signature Control Register
N
0x8003_0208
VSigStrtStop
Vertical signature bounds setup
N
0x8003_020C
HSigStrtStop
Horizontal signature bounds setup
N
0x8003_0210
SigClrStr
Signature clear and store location
N
0x8003_0214
ACRate
LCD AC voltage bias control counter setup
N
0x8003_0218
LUTSwCtrl
LUT switching control Register
N
0x8003_021C
CursorBlinkColor1
Cursor Blink color 1
N
0x8003_0220
CursorBlinkColor2
Cursor Blink color 2
N
0x8003_0224
CursorBlinkRateCtrl
Cursor Blink rate control Register
N
0x8003_0228
VBlankStrtStop
Vertical Blank signal Start/Stop Register
N
0x8003_022C
HBlankStrtStop
Horizontal Blank signal Start/Stop Register
N
0x8003_0230
EOLOffset
End Of Line Offset value
N
0x8003_0234
FIFOLevel
FIFO refill level Register
N
0x8003_0280 - 0x8003_02FC
GrySclLUTG
Grayscale Look Up Table
N
0x8003_0300 - 0x8003_037C
GrySclLUTB
Grayscale Look Up Table
N
0x8003_0400 - 0x8003_07FC
ColorLUT
Color Look Up Table
N
0x8004_xxxx - 0x8005_xxxx
Reserved
0x8006_xxxx
SDRAM
SDRAM Registers
N
0x8006_0000
Reserved
0x8006_0004
GlConfig
Control and status bits used in configuration
N
0x8006_0008
RefrshTimr
Set the period between refresh cycles
N
0x8006_000C
BootSts
Reflect the state of the boot mode option pins
N
0x8006_0010
SDRAMDevCfg0
Device configuration 0
N
0x8006_0014
SDRAMDevCfg1
Device configuration 1
N
0x8006_0018
SDRAMDevCfg2
Device configuration 2
N
0x8006_001C
SDRAMDevCfg3
Device configuration 3
N
0x8008_xxxx
SMC
SMC and PCMCIA Control Registers
0x8008_0000
SMCBCR0
Bank config Register 0 (used to program characteristics of the
SRAM/ROM memory)
N
0x8008_0004
SMCBCR1
Bank config Register 1 (used to program characteristics of the
SRAM/ROM memory)
N
Table 2-8. Internal Register Map (Continued)
Address
Register Name
Register Description
SW
Lock
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...