17-34
DS785UM1
Copyright 2007 Cirrus Logic
IrDA
EP93xx User’s Guide
1
7
1
7
17
RFC:
RFC mask bit. When high, the MIR RFC status can
generate an interrupt.
RFS:
RFS mask bit. When high, the MIR RFS status can
generate an interrupt.
TAB:
TAB mask bit. When high, the MIR TAB status can
generate an interrupt.
TFC:
TFC mask bit. When high, the MIR TFC status can
generate an interrupt.
TFS:
TFS mask bit. When high, the MIR TFS status can
generate an interrupt.
MIIR
Address:
0x808B_0088 - Read Only
Default:
0x0000_0000
Definition:
MIR Interrupt Register. The IrDA interrupt is asserted if any bit in the MIIR is
high.
Bit Descriptions:
RSVD:
Reserved. Unknown During Read.
RFL:
Logical AND of MIR RFL status bit and RFL mask bit.
RIL:
Logical AND of MIR RIL status bit and RIL mask bit.
RFC:
Logical AND of MIR RFC status bit and RFC mask bit.
RFS:
Logical AND of MIR RFS status bit and RFS mask bit.
TAB:
Logical AND of MIR TAB status bit and TAB mask bit.
TFC:
Logical AND of MIR TFC status bit and TFC mask bit.
TFS:
Logical AND of MIR TFS status bit and TFS mask bit.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
RFL
RIL
RFC
RFS
TAB
TFC
TFS
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...