DS785UM1
20-5
Copyright 2007 Cirrus Logic
Real Time Clock With Software Trim
EP93xx User’s Guide
2
0
2
0
20
RTCMatch
Address:
0x8092_0004 - Read/Write
Default:
0x0000_0000
Definition:
RTC Match Register. Contain the 32 bit match value. When the RTCData
value equals the RTCMatch value the RTC will generate an interrupt if the
RTCCtrl.MIE bit is set to “1”.
Bit Descriptions:
RTCMR:
Match value.
RTCSts
Address:
0x8092_0008 - Read/Write
Default:
0x0000_0000
Definition:
RTC Interrupt Status and End Of Interrupt Register. Writing to this register
clears the asserted interrupt.
Bit Descriptions:
RSVD:
Reserved, unknown during read.
INTR:
Interrupt status,
1 - RTC interrupt is asserted
0 - no interrupt.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RTCMR
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RTCMR
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
INTR
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...