DS785UM1
21-21
Copyright 2007 Cirrus Logic
I
2
S Controller
EP93xx User’s Guide
2
1
2
1
21
I2SRX1Rt
Address:
0x8082_004C - Read Only
Default:
0x0000_0000
Definition:
Receive right data word for channel 1.
Bit Descriptions:
i2s_rx1_right:
Receive right data word for channel 1.
I2SRX2Lft
Address:
0x8082_0050 - Read Only
Default:
0x0000_0000
Definition:
Receive left data word for channel 2.
Bit Descriptions:
i2s_rx2_left:
Receive left data word for channel 2.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
i2s_rx1_right
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
i2s_rx1_right
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
i2s_rx2_left
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
i2s_rx2_left
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...