DS785UM1
21-25
Copyright 2007 Cirrus Logic
I
2
S Controller
EP93xx User’s Guide
2
1
2
1
21
Bit Descriptions:
RSVD:
Reserved. Unknown During Read. Must be written as “0”.
i2s_rx1_EN:
RX1 Channel Enable
I2SRX2En
Address:
0x8082_006C - Read/Write
Default:
0x0000_0000
D
efinition:
RX2 Channel Enable
Bit Descriptions:
RSVD:
Reserved. Unknown During Read. Must be written as “0”.
i2s_rx2_EN:
RX2 Channel Enable
21.7.3 I
2
S Configuration and Status Registers
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RSVD
i2s_rx2_EN
Table 21-9. I
2
S Configuration and Status Registers
Address
Type
Width
Reset Value
Name
Description
0x8082_0000
R/W
7
0x0
I2STXClkCfg
Transmitter clock configuration
register.
0x8082_0004
R/W
7
0x0
I2SRXClkCfg
Receiver clock configuration
register
0x8082_0008
R/W
20
0x12492
I2SGlSts
I
2
S Global Status register. This
reflects the status of the 3 RX
FIFOs and the 3 TX FIFOs.
0x8082_000C
R/W
2
0x0
I2SGlCtrl
I
2
S Global Control register.
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...