23-8
DS785UM1
Copyright 2007 Cirrus Logic
Synchronous Serial Port
EP93xx User’s Guide
2
3
2
3
23
23.5.9 Motorola SPI Format with SPO=1, SPH=0
Single and continuous transmission signal sequences for Motorola SPI format with SPO=1,
SPH=0 are shown in
.
Figure 23-6. Motorola SPI Frame Format (Single Transfer) with SPO=1 and SPH=0
Note: In
, Q is an undefined signal.
Figure 23-7. Motorola SPI Frame Format (Continuous Transfer)
with SPO=1 and SPH=0
In this configuration, during idle periods
•
the SCLKOUT signal is forced HIGH
•
SFRMOUT is forced HIGH
•
the transmit data line SSPTXD is arbitrarily forced LOW
•
when the SSP is configured as a master, the SSPCTLOE line is driven LOW, enabling
the SCLKOUT pad (active LOW enable)
•
when the SSP is configured as a slave, the SSPCTLOE line is driven HIGH, disabling
the SCLKOUT pad (active LOW enable).
4 to 16 bits
MS B
LS B
LS B
Q
MS B
SSPTXD
SSPOE
SSPRXD
SFRMOUT /
SFRMIN
SCLKOUT /
SCLKIN
MS B
LSB
LS B
MS B
4 to 16 bits
SSPOE (=0)
SSPRXD
SSPTXD /
SFRMOUT /
SFRMIN
SCLKOUT /
SCLKIN
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...