DS785UM1
23-9
Copyright 2007 Cirrus Logic
Synchronous Serial Port
EP93xx User’s Guide
2
3
2
3
23
If the SSP is enabled and there is valid data within the transmit FIFO, the start of
transmission is signified by the SFRMOUT master signal being driven LOW, which causes
slave data to be immediately transferred onto the SSPRXD line of the master. The master
SSPTXD output pad is enabled.
One half period later, valid master data is transferred to the SSPTXD line. Now that both the
master and slave data have been set, the SCLKOUT master clock pin becomes LOW after
one further half SCLKOUT period. This means that data is captured on the falling edges and
is propagated on the rising edges of the SCLKOUT signal.
In the case of a single word transmission, after all bits of the data word are transferred, the
SFRMOUT line is returned to its idle HIGH state one SCLKOUT period after the last bit has
been captured.
However, in the case of continuous back-to-back transmissions, the SFRMOUT signal must
be pulsed HIGH between each data word transfer. This is because the slave select pin
freezes the data in its serial peripheral register and does not allow it to be altered if the SPH
bit is logic zero. Therefore the master device must raise the SFRMIN pin of the slave device
between each data transfer to enable the serial peripheral data write. On completion of the
continuous transfer, the SFRMOUT pin is returned to its idle state one SCLKOUT period after
the last bit has been captured.
23.5.10 Motorola SPI Format with SPO=1, SPH=1
The transfer signal sequence for Motorola SPI format with SPO=1, SPH=1 is shown in
, which covers both single and continuous transfers.
Figure 23-8. Motorola SPI Frame Format with SPO=1 and SPH=1
Note:
, Q is an undefined signal.
In this configuration, during idle periods:
•
the SCLKOUT signal is forced HIGH
•
SFRMOUT is forced HIGH
•
the transmit data line SSPTXD is arbitrarily forced LOW
4 to 16 bits
MS B
LS B
LS B
Q
M SB
Q
SSPTXD
SSPOE
SSPRXD
SFRMOUT /
SFRMIN
SCLKOUT /
SCLKIN
Summary of Contents for EP93 Series
Page 28: ...P 6 DS785UM1 Copyright 2007 Cirrus Logic Preface EP93xx User s Guide PP P ...
Page 162: ...5 36 DS785UM1 Copyright 2007 Cirrus Logic System Controller EP93xx User s Guide 55 5 ...
Page 576: ...15 18 DS785UM1 Copyright 2007 Cirrus Logic UART2 EP93xx User s Guide 1515 15 ...
Page 634: ...17 38 DS785UM1 Copyright 2007 Cirrus Logic IrDA EP93xx User s Guide 1717 17 ...
Page 648: ...19 6 DS785UM1 Copyright 2007 Cirrus Logic Watchdog Timer EP93xx User s Guide 1919 19 ...
Page 688: ...21 32 DS785UM1 Copyright 2007 Cirrus Logic I2S Controller EP93xx User s Guide 2121 21 ...
Page 790: ...27 20 DS785UM1 Copyright 2007 Cirrus Logic IDE Interface EP93xx User s Guide 2727 27 ...
Page 808: ...28 18 DS785UM1 Copyright 2007 Cirrus Logic GPIO Interface EP93xx User s Guide 2828 28 ...