WM8940
2
Rev 4.4
BLOCK DIAGRAM
CONTROL
INTERFACE
C
S
B
/G
P
IO
S
D
IN
S
C
L
K
MICBIAS
DGND
A
V
D
D
A
G
N
D
V
M
ID
250 k
250 k
ADCREF,
DACREF
I
2
S or PCM
INTERFACE
A-law and u-law support
F
R
A
M
E
A
D
C
D
A
T
ADC
DAC
DIGITAL
FILTERS
Volume
Digital
Playback
Limiter
ADC
DIGITAL
FILTERS
Volume
Wind Noise
Filter
4 Notch
Filters
ALC /
Limiter
D
A
C
D
A
T
50k
50k
4k
5k
BYPASS PATH
M
C
L
K
DCVDD
SPKVDD
SPKGND
B
C
L
K
SPKOUTP
SPKOUTN
L - (-R)
= L+R
MONOOUT
AUX
20k
20k
analogue
inputs
Rbias
Mic
NOISY
GND
-12dB to +35. 25dB,
0. 75dB steps
M
O
D
E
/
G
P
IO
MICN
MICP
MIC
INPUT
PGA
INPUT
BOOST
MIXER
0dB/10dB
0dB/10dB
PGA Gain
Readback
GPIO
PLL
-12dB to +6dB, 3dB steps
-12dB to +6dB, 3dB steps
0dB or +20dB
DSP CORE
OUTPUTS
-57dB to +6dB,
1dB st eps
DAC
MIC +
or addit ional line input
MIC -
or single-ended MIC input
WM8940
DBVDD