CMT2380F17
Rev0.1 | 62/347
www.cmostek.com
DMA Current Transfer Count
SYSCLK /12
(0,0)
T5 Pin
(0,1)
SYSCLK
(1,0)
T2EXI
(1,1)
T5IE
T5SCT
16-bit Up Counter
Overf low
TF5
Reload
T5CKS.1~0
TR5
TF6
"1"
(0,0)
INT0ET
(0,1)
INT2ET
(1,0)
KBIET
(1,1)
DMA
Interrupt
DMA_CLK
DMA Base Transfer Count
T6IE
T5GAT.1~0
DIE0
T5CON
DCF0
THR5
TLR5
TH5
(8 Bits)
TL5
(8 Bits)
TF5
--
T5CKS1
T5CKS0
T5IE
TR5
T5GAT1
T5GAT0
Figure 8-4. Timer 5 Structure
When DMA enabled, Timer 6 behaves the function for DMA memory address pointer. TH6 and TL6 are
the Current Address registers. THR6 and TLR6 are the Base Address registers.
If DMA is disabled, Timer 6 is a 16-bit auto-reloadable timer/counter with Gate control function as Timer 0.
The overflow flag, TF6, could be an interrupt source and shares the DMA interrupt vector. Following figure
illustrates the Timer 5 structure.
DMA Current Transfer Count
SYSCLK /12
(0,0)
T6 Pin
(0,1)
SYSCLK
(1,0)
T3EXI
(1,1)
T6IE
T6SCT
16-bit Up Counter
Overf low
TF6
Reload
T6CKS.1~0
TR6
TF5
"1"
(0,0)
INT1ET
(0,1)
INT2ET
(1,0)
KBIET
(1,1)
DMA
Interrupt
DMA_CLK
DMA Base Transfer Count
T5IE
T6GAT.1~0
DIE0
T6CON
DCF0
THR6
TLR6
TH6
(8 Bits)
TL6
(8 Bits)
TF6
--
T6CKS1
T6CKS0
T6IE
TR6
T6GAT1
T6GAT0
Figure 8-5. Timer 6 Structure
8.3
DMA Register
DMACR0
:
DMA Control Register 0
SFR Page
= 0~7
SFR Address = 0x94
Bit
7
6
5
4
3
2
1
0
Name
--
--
--
--
DMAE0
DMAS0
DIE0
DCF0
R/W
W
W
W
R/W
R/W
R/W
R/W
R/W
Summary of Contents for CMT2380F17
Page 27: ...CMT2380F17 Rev0 1 27 347 www cmostek com 1 25 Phase Noise...
Page 177: ...CMT2380F17 Rev0 1 177 347 www cmostek com Figure 17 3 PCA Interrupt System...
Page 246: ...CMT2380F17 Rev0 1 246 347 www cmostek com SnMIPS S0MI S1MI 1 P3 3 P4 7...