FPDP PRIMER
Copyright 2017
9-9
FibreXtreme Hardware Reference
The timing parameters from Figures E-2 and E-3 are detailed in Tables E-1 and E-2. These
timing specifications are taken from Front Panel Data Port Specifications, ANSI/VITA 17.
Table 9-1 Parallel FPDP Timing Specifications
Parameter
Description
At Transmitter
End of Cable
At Receiver
End of Cable
FPDP
Clock Used
1
Data, /DVALID,
/SYNC setup time
6.0 ns min.
5.0 ns min.
TTL
1
Data, /DVALID,
/SYNC setup time
5.5 ns min.
4.5 ns min.
+/- PECL
2
Data, /DVALID,
/SYNC hold time
12.8 ns min.
11.8 ns min.
TTL
2
Data, /DVALID,
/SYNC hold time
12.0 ns min.
11.0 ns min.
+/- PECL
Table 9-2 FPDP Transmitter Interface Timing Specifications
Parameter
Description
Min
Max
3
/SUSPEND asserted to data stop
---
16 clocks
4
/SUSPEND de-asserted to data started
1 clock
---
Summary of Contents for FHF5-PC4MWB04-00
Page 2: ......
Page 8: ...Copyright 2017 iv FibreXtreme Hardware Reference ...
Page 26: ......
Page 40: ......
Page 48: ...SPECIFICATIONS Copyright 2017 5 8 FibreXtreme Hardware Reference ...
Page 50: ......
Page 68: ......
Page 74: ......
Page 76: ......
Page 78: ......
Page 84: ......
Page 86: ......
Page 96: ......