7BGPIO Information
CYW920706WCDEVAL Hardware User Guide
Doc. No.: 002-16535 Rev. **
27
Ju
m
p
er
P
o
si
ti
o
n
G
P
IO
_P
xx
P
UART
_RX
P
UART
_T
X
P
UART
_RT
S
P
UART
_CT
S
SP
I1_CL
K
(
M
as
ter
a
nd
S
lave)
SP
I1_CS
(
S
lave)
SP
I1_
M
O
SI
(M
as
ter
an
d
S
lave)
SP
I1_
M
ISO
(M
as
ter
an
d
S
lave)
SP
I1_
M
O
SI
(
S
lave)
SP
I1_
M
ISO
(
S
lave)
A
/D
I
np
ut
Au
x
ili
a
ry
C
lo
ck
O
u
tpu
t
(AC
L
K0)
Au
x
ili
a
ry
C
lo
ck
O
u
tpu
t
(AC
L
K1)
IR_RX
IR_T
X
KS
O3
PW
M
0
PW
M
1
PW
M
2
PW
M
3
QO
C0
QO
C1
QO
C2
QO
C3
60Hz
_
M
a
in
T
ri
ac
Co
n
tr
ol
T
X_
PD
an
d
~
T
X_
PD
Q
DX
0
Q
DY
0
Q
DZ
0
Q
DX
1
Q
DY
1
Q
DZ
1
I2S
_D
O/
PC
M
_
O
UT
I2S
_CL
K
/PC
M
_CL
K
I2S
_D
I/
PC
M
_
IN
I2S
_W
S
/PC
M
_S
Y
NC
BT
_CL
K_RE
Q
BT
_DE
V
_W
AKE
BT
_H
O
S
T
_
W
AKE
LP
O
_
IN
BS
C_S
DA
BS
C_CL
K
P
in
s
A8
J22.8/
J23.6/
J21.2
P3
P29
P35
P3
P35
P3
P29
P35
P29
P29
P3
P35
X
P35
B5
J22.3/
J24.1
P15
P15
P15
P15
B6
J22.4/
J23.5
P11
P26
P26
P11
P11
P26
P26
P26
B7
J22.5
P2
P28
P37
P2
P2
P2*
P37
P28
P37
P37
P28
P28
P2
P37
X
P37
C5
J19.5/
J21.7
P33
P27
P33
P27
P33
P33
P33
P27
P27
P27
P33
C6
J19.2/
J23.4
P30
P30
P30
C7
J22.7/
J23.5/
J21.1
P12
P12
X
C8
J22.6/
J23.6
P0
P34
P34
P0
P0
P0
P34
P0
P0
P34
P34
X
D6
J19.1
P6
P31
P31
P6
P6
P31
P6
P6
X
F7
J19.4/
J21.6
P25
P32
P25
P32
P32
P25
P32
P32
P32
X
F8
J19.6/
J21.8
P36
P38
P36
P38
P36
P38
P36
P38
P36
P36
X
G8
J19.3/
J21.5
P4
P24
P4
P24
P24
P4
P4
P4
X
Table 8-3. Interface Mapping to the 12 Available Digital I/O Pins
* This instance of P2 is SPI1_MOSI (master only).
An X in the red rectangle indicates that the associated signal functions do not involve any LHL GPIO signals.
The LHL GPIOs in the green rectangle indicate the associated signal functions are available only in those LHL GPIOs.