CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
191
IDX_PP
0,D3h
13.2.60
IDX_PP
Indexed Memory Access Page Pointer Register
This register is used to set the effective SRAM page for indexed memory accesses in a multi-SRAM page PSoC device.
In the table, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits
should always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 60
in the
RAM Paging chapter
.
2:0
Page Bits[2:0]
These bits determine which SRAM Page an indexed memory access operates on. See the
for more information on when this register is active.
000b
SRAM Page 0
001b
SRAM Page 1
010b
SRAM Page 2
011b
SRAM Page 3
100b
SRAM Page 4
101b
SRAM Page 5
110b
SRAM Page 6
111b
SRAM Page 7
Note
A value beyond the available SRAM for a specific PSoC device, should not be set.
Individual Register Names and Addresses:
0,D3h
IDX_PP: 0,D3h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
Bit Name
Page Bits[2:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...