DEC_CR0
212
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
0,E6h
13.2.77
DEC_CR0
Decimator Global Control Register 0
This register contains control bits for selecting the incremental gate enable signal and for selecting the decimator output latch
signal.
For additional information, refer to the
“Register Definitions” on page 488
in the Decimator chapter.
7:4
ACC_IGEN[3:0
]
Incremental Gate Enable. Selects on a column basis which comparator outputs will be gated with the
digital block source selected in ICLKS[3:0]
0001b
Analog Column 0
0010b
Analog Column 1
0100b
Analog Column 2
1000b
Analog Column 3
3
ICLKS[0]
Incremental Gate Source. Along with ICLKS3, ICLKS2, ICLKS1 in the DEC_CR1 register, this bit
selects one of the digital blocks in the device. The bit value for a digital block number that does not
exist in a specific PSoC should be considered reserved.
0000b
Digital block 02
1000b
Digital block 22
0001b
Digital block 12
1001b
Digital block 32
0010b
Digital block 01
1010b
Digital block 21
0011b
Digital block 11
1011b
Digital block 31
0100b
Digital block 00
1100b
Digital block 20
0101b
Digital block 10
1101b
Digital block 30
0110b
Digital block 03
1110b
Digital block 23
0111b
Digital block 13
1111b
Digital block 33
2:1
ACE_IGEN[1:0]
Incremental Gate Enable. Selects on a Type E column basis which Type E comparator outputs will be
gated with the Digital block source selected in ICLKS[3:0]
01
Analog Type E column 0
10
Analog Type E column 1
0
DCLKS[0]
Decimator Latch Select. Along with DCLKS3, DCLKS2, and DCLKS1 in the DEC_CR1 register, this
bit selects any one of the digital blocks in the device.
0000b
Digital block 02
1000b
Digital block 22
0001b
Digital block 12
1001b
Digital block 32
0010b
Digital block 01
1010b
Digital block 21
0011b
Digital block 11
1011b
Digital block 31
0100b
Digital block 00
1100b
Digital block 20
0101b
Digital block 10
1101b
Digital block 30
0110b
Digital block 03
1110b
Digital block 23
0111b
Digital block 13
1111b
Digital block 33
Note
If the decimation rate bits in DECx_CR are set then this setting is overwritten
Individual Register Names and Addresses:
0,E6h
DEC_CR0: 0,E6h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
ACC_IGEN[3:0]
ICLKS[0]
ACE_IGEN[1:0]
DCLKS[0]
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...