CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
267
DECx_CR0
1,91h
13.3.47
DECx_CR0
Decimator Control Register 0
This register controls the data inputs for the decimator.
In the table, note that reserved bits are grayed table cells and are not described in the bit description section. Reserved bits
should always be written with a value of ‘0’. For additional information, refer to the
“Register Definitions” on page 488
in the
Decimator chapter.
7
POL
0
Do not invert the decimator data input.
1
Invert the decimator data input.
6
GOOO
1
Enables the related decimator data input to be output to Global Digital Output Odd Bus.
Decimator #
GOO Bus Bit
0
Output to GOO[1]
1
Output to GOO[3]
2
Output to GOO[5]
3
Output to GOO[7]
5
GOOE
1
Enables the related decimator data input to be output to Global Digital Output Even Bus.
Decimator #
GOO Bus Bit
0
output to GOO[0]
1
output to GOO[2]
2
output to GOO[4]
3
output to GOO[6]
2:0
DATA_IN[2:0]
Used to select one decimator data input from among the following sources. The 'x' in the following
entries is the corresponding decimator number.
000b
ACCx_CMPO, the corresponding analog column compare bus output.
001b
BCROWx, the corresponding Broadcast net from digital blocks. Note that it is fixed 'HIGH'
for decimator 3.
010b
The compare bus output of analog column 4 (Type-E column).
011b
The compare bus output of analog column 5 (Type-E column).
100b
ROW0LUTx, the corresponding LUT output from digital row 0.
101b
ROW1LUTx, the corresponding LUT output from digital row 1.
110b
ROW2LUTx, the corresponding LUT output from digital row 2.
111b
LOW (reserved)
Individual Register Names and Addresses:
1,91h
DEC0_CR0 : 1,91h
DEC1_CR0 : 1,95h
DEC2_CR0 : 1,99h
DEC3_CR0 : 1,9Dh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
POL
GOOO
GOOE
DATA_IN[2:0]
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...