CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
281
SADC_CR2
1,AAh
13.3.61
SADC_CR2
SAR ADC Control Register 2
The 10-bit SAR ADC controller only exists in the CY8C28x03, CY8C28x13, CY8C28x33, CY8C28x43, and CY8C28x45
PSoC devices. This register is not used for the CY8C28x23 and CY8C28x52 devices. For additional information,
in the 10-Bit SAR ADC Controller chapter.
7
REFSEL
0
Selects Vdd as reference.
1
Selects external Vref other than Vdd. See EXTREF in SADC_CR4.
6
BUFEN
0
Bypass Vref buffer.
1
Enable Vref buffer.
5
VDBEN
1
Enable voltage doubler in ADC comparator.
4
VDB_CLK
0
Select SYSCLK/4 as VDB clock.
1
Select SYSLCK as VDB clock.
3
FREERUN
1
ADC in FREERUN mode if ADC is not in auto-align mode.
Individual Register Names and Addresses:
1,AAh
SADC_CR2: 1,AAh
7
6
5
4
3
2
1
0
Access : POR
RW : 0 RW : 0 RW : 0 RW : 0 RW : 0
Bit Name
REFSEL BUFEN VDBEN VDB_CLK
FREERUN
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...