334
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Row Digital Interconnect (RDI)
16.2.6
RDIxDSM Register
The Row Digital Interconnect Delta Sigma Modulator Func-
tion Register (RDIxDSM) is used to select the Delta Sigma
Modulator function on the row outputs.
Refer to
and
.
Bits 7 to 4: AVG_SEL[3:0].
These configuration bits select
1 from 12 digital blocks' primary output as average-control
signal.
Bits 3 to 0: AVG_EN[3:0].
These configuration bits enable
average function on corresponding RO channel.
For additional information, refer to the
.
16.3
Timing Diagram
Figure 16-4. Optional Row Input Synchronization to
SYSCLK
Add.
Name
Rows
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,B7h
3, 2
AVG_SEL[3:0]
AVG_EN[3:0]
RW : 00
x,BFh
3, 2
AVG_SEL[3:0]
AVG_EN[3:0]
RW : 00
x,C7h
3
AVG_SEL[3:0]
AVG_EN[3:0]
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
SYSCLK
GLOBAL INPUT
ROW INPUT
Set up to positive edge.
Output of the synchronizer changes on the second
positive edge that follows the input transition.
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...