CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
33
Pin Information
1.1.4
48-Pin Part Pinouts
Table 1-4. 48-Pin Part Pinout (QFN**)
Pin
No.
Type
Pin
Name
Description
CY8C28623, CY8C28643, and CY8C28645 PSoC Devices
Digit
a
l
An
a
log
1
I/O I, M P2[3]
Direct switched capacitor block input
a
2
I/O I, M P2[1]
Direct switched capacitor block input
a
3
I/O
M
P4[7]
4
I/O
M
P4[5]
5
I/O
M
P4[3]
6
I/O
M
P4[1]
7
Output
SMP
Switch Mode Pump (SMP) connection to
external components.
8
I/O
M
P3[7]
9
I/O
M
P3[5]
10
I/O
M
P3[3]
11
I/O
M
P3[1]
12
I/O
M
P5[3]
13
I/O
M
P5[1]
14
I/O
M
P1[7]
I2C0 Serial Clock (SCL)
15
I/O
M
P1[5]
I2C0 Serial Data (SDA)
16
I/O
M
P1[3]
17
I/O
M
P1[1]*
Crystal (XTALin), I2C0 Serial Clock
(SCL),
ISSP-SCLK
18
Power
Vss
Ground connection.
19
I/O
M
P1[0]*
Crystal (XTALout), I2C0 Serial Data
(SDA)
20
I/O
M
P1[2]
I2C1 Serial Data (SDA)
b
Pin
No.
Digit
a
l
Analo
g
Pin
Name
Description
21
I/O
M
P1[4]
Optional External Clock Input (EXTCLK)
22
I/O
M
P1[6]
I2C1 Serial Clock (SCL)
b
36
I/O
M
P2[4]
External Analog Ground (AGND) input.
23
I/O
M
P5[0]
37
I/O
M
P2[6]
External Voltage Reference (VRef) input.
24
I/O
M
P5[2]
38
I/O
I, M, S
P0[0]
Analog column mux and SAR ADC input
c
25
I/O
M
P3[0]
I2C1 Serial Data (SDA)
b
39
I/O
I/O, M,
S
P0[2]
Analog column mux and SAR ADC input. Analog column output
c, d
26
I/O
M
P3[2]
I2C1 Serial Clock (SCL)
b
40
I/O
I/O, M,
S
P0[4]
Analog column mux and SAR ADC input. Analog column output
c, d
27
I/O
M
P3[4]
41
I/O
I, M, S
P0[6]
Analog column mux and SAR ADC input
c
28
I/O
M
P3[6]
42
Power
Vdd
Supply voltage.
29
Input
XRES
Active high pin reset with internal pull
down.
43
I/O
I, M, S
P0[7]
Analog column mux and SAR ADC input
b
30
I/O
M
P4[0]
44
I/O
I/O, M,
S
P0[5]
Analog column mux and SAR ADC input. Analog column output
c, e
31
I/O
M
P4[2]
45
I/O
I/O, M,
S
P0[3]
Analog column mux and SAR ADC input. Analog column output
c, e
32
I/O
M
P4[4]
46
I/O
I, M, S
P0[1]
Analog column mux input; ADC input channel.
33
I/O
M
P4[6]
47
I/O
M
P2[7]
34
I/O I, M P2[0]
Direct switched capacitor block input
f
48
I/O
M
P2[5]
35
I/O I, M P2[2]
Direct switched capacitor block input
f
LEGEND
A = Analog, I = Input, O = Output, S = SAR ADC Input, and M = Analog Mux Bus Input.
* These are the ISSP pins, which are not High Z at POR (Power On Reset).
** The QFN package has a center pad that must be connected to ground (Vss).
a. This pin is not a direct switched capacitor block analog input for CY8C28x03 and CY8C28x13 devices.
b. CY8C28x52, CY8C28x13, and CY8C28x33 devices only have one I
2
C block. Therefore, this GPIO does not function as an I
2
C pin for these devices.
c. CY8C28x52 and CY8C28x23 devices do not have a SAR ADC. Therefore, this pin does not function as a SAR ADC input for these devices.
d. CY8C28x33, CY8C28x23, CY8C28x13, and CY8C28x03 devices do not have an analog output buffer for this pin. Therefore, this pin does not function as an
analog column output for these devices.
e. CY8C28x13 and CY8C28x03 devices do not have any analog output buffers. Therefore, this pin does not function as an analog column output for these devices.
f.
This pin is not a direct switched capacitor block analog input for CY8C28x03, CY8C28x13, CY8C28x23, and CY8C28x33 devices.
13
14
15
16
17
18
19
20
21
22
23
24
P2
[5
], M
P2
[7
], M
P0
[1
], M,
AI
, S
P0
[3
], M,
AI
O
, S
P0
[5
], M,
AI
O
, S
P0
[7
], M,
AI
, S
Vd
d
P0
[6
], M,
AI
, S
P0
[4
], M,
AI
O
, S
P0
[2
], M,
AI
O
, S
P0
[0
], M,
AI
, S
P2
[6
],
M, E
xt
er
nal V
R
ef
M,
P
5[
1]
I2C0 SCL,
M
, P
1[7]
I2
C
0 S
D
A,
M
, P
1[
5]
M,
P
1[
3]
I2
C0
S
C
L,
XT
AL
in
, M
, P1
[1
]
Vs
s
I2C0 S
D
A,
X
TALout,
M
, P
1[0]
I2
C
1 S
D
A,
M
, P
1[
2]
EX
TCL
K, M
, P1
[4
]
I2C1 SCL,
M
, P
1[6]
M,
P
5[
0]
M,
P
5[
2]
AI, M, P2[3]
AI, M, P2[1]
M, P4[7]
M, P4[5]
M, P4[3]
M, P4[1]
SMP
M, P3[7]
M, P3[5]
M, P3[3]
M, P3[1]
M, P5[3]
35
34
33
32
31
30
29
28
27
26
25
36
48
47
46
45
44
43
42
41
40
39
38
37
10
11
12
1
2
3
4
5
6
7
8
9
QFN
(Top View)
P2[2], M, AI
P2[0], M, AI
P4[6], M
P4[4], M
P4[2], M
P4[0], M
XRES
P3[6], M
P3[4], M
P3[2], M, I2C1 SCL
P3[0], M, I2C1 SDA
P2[4], M, External AGND
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...