408
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Analog Interface
18.3.15
CLK_CR2 Register
The Analog Clock Source Control Register 2 (CLK_CR2), in
conjunction with the CLK_CR1 and CLK_CR0 registers,
selects a digital block as a source for analog column clock-
ing.
This register can only be used with four column PSoC
devices.
Bit 3: ACLK1R.
This bit selects bank one of eight digital
blocks and is only used in devices with more than eight digi-
tal blocks.
Bit 0: ACLK0R.
This bit selects bank zero of eight digital
blocks and is only used in devices with more than eight digi-
tal blocks.
For additional information, refer to the
.
Add.
Name
Cols.
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,69h
4
ACLK1R
ACLK0R
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...