DCCxxCR0 (UART Receiver Control)
144
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
0,2Bh
13.2.17
DCCxxCR0
(UART Receiver Control)
Digital Basic/Communication Type C Block Control Register 0
This register is the Control register for a UART receiver, if the
register is configured as a ‘101’.
Refer to the
for naming convention and digital row availability information. For additional
information, refer to the
“Register Definitions” on page 348
in the Digital Blocks chapter. For the transmit mode definition, refer
to section
DCCxxCR0 (UART Transmitter Control) register on page 143
7
Parity Error
0
Indicates that no parity error has occurred.
1
Valid when RX Reg Full is set, indicating that a parity error has occurred in the received
byte and cleared on a read of this (CR0) register.
6
Overrun
0
Indicates that no overrun has occurred.
1
Valid when RX Reg Full is set, indicating that the byte in the RX Buffer register has not been
read before the next byte is loaded. It is cleared on a read of this (CR0) register.
5
Framing Error
0
Indicates no framing error has occurred.
1
Valid when RX Reg Full is set, indicating that a framing error has occurred (a logic 0 was
sampled at the STOP bit, instead of the expected logic 1). It is cleared on a read of this
(CR0) register.
4
RX Active
0
Indicates that no reception is in progress.
1
Indicates that a reception is in progress. It is set by the detection of a START bit and
cleared at the
of the STOP bit.
3
RX Reg Full
0
Indicates that the RX Buffer register is empty.
1
Indicates that a byte is received and transferred to the RX Buffer (DR2) register. This bit is
cleared when the RX Buffer register (DR2) is read by the CPU. Interrupt source.
2
Parity Type
0
Even parity
1
Odd parity
1
Parity Enable
0
Parity is not enabled.
1
Parity is enabled, frame includes parity bit.
0
Enable
0
Serial Receiver is not enabled.
1
Serial Receiver is enabled.
Individual Register Names and Addresses:
0,2Bh
DCC02CR0: 0,2Bh
DCC03CR0: 0,2Fh
DCC12CR0: 0,3Bh
DCC13CR0: 0,3Fh
DCC22CR0: 0,4Bh
DCC23CR0: 0,4Fh
7
6
5
4
3
2
1
0
Access : POR
R : 0
R : 0
R : 0
R : 0
R : 0
RW : 0
RW : 0
RW : 0
Bit Name
Parity Error
Overrun
Framing Error
RX Active
RX Reg Full
Parity Type
Parity Enable
Enable
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...