CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
295
OSC_CR3
1,DFh
13.3.75
OSC_CR3
Oscillator Control Register 3
This register selects the divider value for variable clock 3 (VC3).
The output frequency of the VC3 Clock Divider is the input frequency divided by the value in this register, plus one. For exam-
ple, if this register contains 07h, the clock frequency output from the VC3 Clock Divider will be one eighth the input frequency.
For additional information, refer to the
“Register Definitions” on page 469
in the Digital Clocks chapter.
7:0
VC3 Divider[7:0]
Refer to the OSC_CR4 register.
0000 0000b
Input Clock
0000 0001b
Input Clock / 2
0000 0010b
Input Clock / 3
0000 0011b
Input Clock / 4
...
...
1111 1100b
Input Clock / 253
1111 1101b
Input Clock / 254
1111 1110b
Input Clock / 255
1111 1111b
Input Clock / 256
Individual Register Names and Addresses:
1,DFh
OSC_CR3: 1,DFh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
VC3 Divider[7:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...