DS3112
11 of 133
Figure 1-1. DS3112 Framer and Multiplexer Block Diagram (T3 Mode)
AI
S
G
e
n
.
FI
F
O
AI
S
G
e
n
.
FI
FO
AI
S
G
e
n
.
FI
FO
AI
S
G
e
n
.
FI
FO
1 of 7
AI
S
Ge
n
.
FI
FO
1 of 7
T
o
BER
T
CPU Interface & Global Configuration
(Routed to All Blocks)
1 of 28
C
P
a
ri
ty
Mod
e
[
incl
u
de
s
H
D
LC
D
a
ta
Li
nk
,
F
E
A
C
, F
E
B
E
, C
P
, an
d A
p
pl
ic
at
io
n
I
D
I
n
s
e
rt
io
n]
M
/ F
/ P
/ X
B
it
G
e
n
e
ra
ti
o
n
B3
ZS C
o
d
e
r /
U
n
ip
o
la
r
C
o
d
e
r &
BP
V I
n
s
e
rt
io
n
M
/ F
/ X
B
it
&
A
IS
G
e
n
e
ra
ti
o
n
T2
For-
matter
7 to 1
Mux
4 to 1
Mux
C
B
it G
e
n
e
ra
ti
o
n
(
M
1
3
M
o
de
O
n
ly
)
& Bit
St
u
ff
in
g
C
o
n
tr
o
l
C
B
it G
e
n
e
ra
ti
on
&
B
it
S
tu
ff
in
g
C
o
n
tr
o
l
T3
Formatter
Sync
Control
Signal
Inversion
Control
FTCLK
FTD
FTDEN
FTSOF
mu
x
S
igna
l
In
v
e
rs
ion
&
F
o
rc
e D
a
ta
C
o
n
tr
o
l /
A
IS
G
e
ne
ra
ti
on
C
P
a
ri
ty
M
o
d
e
[e
x
tr
a
c
ts
H
D
L
C
D
a
ta
L
in
k
,
FE
A
C
, F
E
B
E
, C
P
,
a
n
d
A
p
p
lic
a
ti
o
n
ID
b
it]
Al
a
rm
& E
rror
D
e
te
c
ti
o
n
T3
F
ra
m
e
r
B
3
Z
S
D
e
co
de
r /
U
n
ipol
ar
D
e
c
o
d
e
r &
B
P
V
D
e
te
ct
or
T3
Framer
Si
g
n
a
l I
n
v
e
rs
io
n
AI
S
Ge
n
.
FI
FO
To
BER
T
AI
S
G
e
n
.
FI
FO
T
o
BER
T
AI
S
G
e
n
.
FI
FO
T
o
BER
T
C
Bi
t D
e
c
o
d
ing
& Bi
t
D
e
s
tu
ff
in
g
C
o
n
tro
l
T2
Fr
a
m
e
r
A
la
rm &
Lo
op
ba
c
k
D
e
te
c
ti
o
n
T2
Framer
1 to 4
Demux
1 to 7
Demux
C
B
it
D
e
c
o
di
ng
(
M
13
M
ode
O
n
ly
)
&
B
it D
e
s
tu
ffi
n
g
C
o
n
tr
o
l
Error
Counters
T
3
Li
ne
L
o
op
b
a
c
k
T
3
D
iag
no
s
tic
Lo
o
p
ba
c
k
T
3
P
a
y
lo
a
d
Lo
op
ba
c
k
T
1
Li
ne
L
oop
ba
ck
T
1
D
iag
no
s
tic
Lo
op
b
a
c
k
HDLC Controller
with 256 Byte
Buffer
FEAC Controller
Signal
Inversion
Control
1
2
7
7
1
2
S
igna
l I
n
v
e
rs
io
n
C
o
n
tr
o
l
Si
g
n
a
l In
v
e
rs
io
n C
o
n
trol
LTCLK
LTDAT
LTCLK
LTDAT
LTCLK
LTDAT
LTCLK
LTDAT
LRCLK
LRDAT
LRCLK
LRDAT
LRCLK
LRDAT
LRCLK
LRDAT
LRCCLK
FRSOF
FRCLK
FRD
FRDEN
HRP
O
S
H
RNE
G
HRC
L
K
HT
P
O
S
HT
NE
G
HT
C
L
K
Receive
BERT
BERT Mux
Transmit
BERT
BERT Mux
FRLOF
FRLOS
BER
T
In
s
e
rt
BER
T
In
s
e
rt
BER
T
In
s
e
rt
BER
T
In
s
e
rt
Loss Of Transmit Clock
HRCLK
LTCCLK
LTDATA
LTCLKA
LTDATB
LTCLKB
LRCLKA
LRCLKB
LRDATA
LRDATB
from
other
ports
from
other
ports
D
ia
g
n
o
s
ti
c
Erro
r I
n
s
e
rt
io
n
FRMECU
Transmit
Receive
T3E3MS
(tied low)
JTAG
Test
Block
JTMS
JTDO
JTDI
JTCLK
JTRST*
FTMEI
T1
L
o
o
p
Ti
m
e
d
M
o
d
e
G747E
(tied low)
CD0 to
CD15
CA0 to
CA7
CWR*
(CR/W*)
CRD*
(CDS*)
CCS*
CIM
CINT* CMS TEST RST*
CALE