D i d o H a r d w a r e M a n u a l
v . 1 . 0 . 5
J2 – EVEN [2-140]
Pin
Pin Name
Internal Connections
Ball/pi
n #
Supply
Group
Type
Voltage
Note
J2.84
MCA2_AHCLKX/GP0_9
CPU.AUD_CLKIN2/MCA[0]_AXR[9]/MC
A[2]_AHCLKX/MCA[5]_AHCLKX/ATL_CL
KOUT3/EDMA_EVT2/TIM3_IO/GP0[9]
H1
I/O
1.8V/3.3V
Module mount option
CVDD_HDVICP
MTR
-
O
J2.86
MCA2_AXR0/GP0_12
CPU.MCA[2]_AXR[0]/SD0_DAT[6]/UAR
T5_RXD/GP0[12]
N2
I/O
1.8V/3.3V
Module mount option
DVDD
MTR
-
O
J2.88
MCA2_AXR1/GP0_13
CPU.MCA[2]_AXR[1]/SD0_DAT[7]/UAR
T5_TXD/GP0[13]
V6
I/O
1.8V/3.3V
Module mount option
DVDD_M
MTR
-
O
J2.90
MCA2_AXR2/GP0_14
CPU.MCA[2]_AXR[2]/MCA[1]_AXR[6]/S
C0_VPPEN/TIM2_IO/GP0[14]
V5
I/O
1.8V/3.3V
J2.92
MCA2_AXR3/GP0_15
CPU.MCA[2]_AXR[3]/MCA[1]_AXR[7]/T
IM3_IO/GP0[15]
H2
I/O
1.8V/3.3V
J2.94
JTAG_RTCK
CPU.RTCK
AD4
I
1.8V/3.3V
J2.96
JTAG_TDO
CPU.TDO
AC5
O
1.8V/3.3V
J2.98
JTAG_TCK
CPU.TCK
W7
I
1.8V/3.3V
J2.100 JTAG_TRSTn
CPU.TRSTn
AA4
I
1.8V/3.3V
J2.102 MRST
SV.MR
PMIC.HDRST
6
L6
I
I
J2.104 VIN0A_VSYNC/UART5_CTS
CPU.VIN[0]A_VSYNC/UART5_CTSn/GP
2[4]
AD20
I/O
1.8V/3.3V
J2.106 I2C3_SCL
CPU.VOUT[1]_B_CB_C[8]/EMAC[1]_MR
XD[4]/VIN[1]A_D[5]/I2C[3]_SCL/GP3[5
]
AH26
I/O
1.8V/3.3V
J2.108 I2C3_SDA
CPU.VOUT[1]_B_CB_C[9]/EMAC[1]_MR
XD[5]/VIN[1]A_D[6]/I2C[3]_SDA/GP3[6
]
AA24
I/O
1.8V/3.3V
J2.110 EMU0
CPU.EMU0
AG8
I/O
1.8V/3.3V
J2.112 DEVOSC_WAKE/TIM5_IO/GP
1_7
CPU.DEVOSC_WAKE/SPI[1]_SCS[1]n/TI
M5_IO/GP1[7]
W6
I/O
1.8V/3.3V
J2.114 EEPROM_WP
EEPROM.WP
7
I/O
J2.116 DGND
DGND
-
G
J2.118 EMU1
CPU.EMU1
AE11
I/O
1.8V/3.3V
J2.120 VIN0A_DE/UART5_TXD
CPU.VIN[0]A_DE/VIN[0]B_HSYNC/UAR
T5_TXD/I2C[2]_SDA/GP2[0]
AE21
I/O
1.8V/3.3V
August, 2014
44/78