Embedded Solutions
Page 5 of 37
List of Figures
FIGURE 1
PMC BISERIAL-III BASE BLOCK DIAGRAM
6
FIGURE 2
PMC BISERIAL-III SDLC BLOCK DIAGRAM
8
FIGURE 3
PMC BISERIAL-III SDLC INTERNAL ADDRESS MAP
12
FIGURE 4
PMC BISERIAL-III SDLC BASE CONTROL REGISTER BIT MAP
14
FIGURE 5
PMC BISERIAL-III SDLC DESIGN ID REGISTER BIT MAP
15
FIGURE 6
PMC BISERIAL-III SDLC PARALLEL OUTPUT DATA BIT MAP
15
FIGURE 7
PMC BISERIAL-III SDLC DIRECTION CONTROL PORT
16
FIGURE 8
PMC BISERIAL-III SDLC TERMINATION CONTROL PORT
16
FIGURE 9
PMC BISERIAL-III SDLC MUX CONTROL PORT
17
FIGURE 10
PMC BISERIAL-III SDLC UPPER CONTROL PORT
17
FIGURE 11
PMC BISERIAL-III SDLC I/O READBACK PORT
18
FIGURE 12
PMC BISERIAL-III SDLC I/O READBACK PORT
18
FIGURE 13
PMC BISERIAL-III SDLC SWITCH PORT
19
FIGURE 14
PMC BISERIAL-III SDLC PLL CONTROL
20
FIGURE 15
PMC BISERIAL-III SDLC CONTROL REGISTERS
21
FIGURE 16
PMC BISERIAL-III SDLC INTERRUPT STATUS REGISTER
24
FIGURE 17
PMC BISERIAL-III SDLC I2O ADDRESS REGISTER
24
FIGURE 18
PMC BISERIAL-III PN1 INTERFACE
30
FIGURE 19
PMC BISERIAL-III PN2 INTERFACE
31
FIGURE 20
PMC BISERIAL-III FRONT PANEL INTERFACE
32