Hardware Reference Manual
SOM
Version 1.0
- 19 -
eInfochips Confidential
The ERAGON 624 SOM offers a wide boost of interfaces and peripherals, including several high-speed
signals through its edge connectors.
The ERAGON624 SOM and Carrier are interfaced through three Hirose DF40C-100DP-0.4V Connectors.
The pin outs for these three connectors is described below,
SOM
Pin No.
Carrier
Board Pin
Number
Signal Name
Default Pin Function
Operating
Voltage Level
J5.1
J11.1
CSI0_CAM_GPIO_1
CSI0 Camera GPIO
1.8V
J5.2
J11.2
CSI1_CAM_GPIO_1
CSI1 Camera GPIO
1.8V
J5.3
J11.3
CSI0_CAM_GPIO_2
CSI0 Camera GPIO
1.8V
J5.4
J11.4
CSI1_CAM_GPIO_2
CSI0 Camera GPIO
1.8V
J5.5
J11.5
CSI0_PWDN
CSI0 Power Down Signal
1.8V
J5.6
J11.6
CSI2_CAM_GPIO_1
CSI2 Camera GPIO
1.8V
J5.7
J11.7
CSI0_RST
CSI0 Camera Reset Signal
1.8V
J5.8
J11.8
CSI2_CAM_GPIO_2
CSI2 Camera GPIO
1.8V
J5.9
J11.9
CSI2_PWDN
CSI2 Camera Power Down signal 1.8V
J5.10
J11.10
GND
Ground
-
J5.11
J11.11
CSI2_RST
CSI2 Camera Reset Signal
1.8V
J5.12
J11.12
MIPI_CSI2_CLK_N
MIPI CSI2 Clock Negative
-
J5.13
J11.13
GND
Ground
-
J5.14
J11.14
MIPI_CSI2_CLK_P
MIPI CSI2 Clock Positive
-
J5.15
J11.15
MIPI_CSI1_CLK_P
MIPI CSI1 Clock Positive
-
J5.16
J11.16
GND
Ground
-
J5.17
J11.17
MIPI_CSI1_CLK_N
MIPI CSI1 Clock Negative
-
J5.18
J11.18
MIPI_CSI2_LANE1_P
MIPI CSI2 Lane 1 Positive
-
J5.19
J11.19
GND
Ground
-
J5.20
J11.20
MIPI_CSI2_LANE1_N
MIPI CSI2 Lane 1 Negative
-
J5.21
J11.21
MIPI_CSI1_LANE0_N
MIPI CSI1 Lane 0 Negative
-
J5.22
J11.22
GND
Ground
-
J5.23
J11.23
MIPI_CSI1_LANE0_P
MIPI CSI1 Lane 0 Positive
-
J5.24
J11.24
MIPI_CSI2_LANE0_N
MIPI CSI2 Lane 0 Negative
-
J5.25
J11.25
GND
Ground
-
Summary of Contents for Eragon 624 SOM
Page 1: ......