E0C6006 TECHNICAL MANUAL
EPSON
39
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Remote Controller)
RCDUTY: Carrier duty ratio selection (0F7H•D2)
Selects the duty ratio of the carrier.
Duty ratio set by RCDUTY varies according to the carrier cycle set by RCDIV as the follows:
Table 4.9.5.2 Selection of carrier duty ratio
RCDIV
0
0
1
1
RCDUTY
0
1
0
1
Carrier dividing ratio
f
OSC3
/ 8
f
OSC3
/ 8
f
OSC3
/ 12
f
OSC3
/ 12
f
OSC3
: OSC3 oscillation frequency
Carrier duty ratio
1/4
3/8
1/3
1/4
This setting must be done when the remote controller is OFF (REMC = "0") status.
At initial reset, this register is undefined.
RT1, RT0:
τ
cycle selection (0F7H•D1, D0)
Selects the
τ
(reference cycle).
When controlling in the hard-timer mode, select the
τ
(reference cycle) that is used as a reference for the
timing generation.
Table 4.9.5.3
τ
(reference cycle) setting
RT1
0
0
1
1
RT0
0
1
0
1
τ
dividing ratio
fcarrier / 12
fcarrier / 16
fcarrier / 20
fcarrier / 32
* fcarrier indicates carrier frequency. It is selected by RCDIV (F7H•D3).
This setting must be done when the remote controller is in OFF (REMC = "0") status.
At initial reset, this register is undefined.
ROUT1, ROUT0: Carrier output width selection (0F9H•D3, D2)
When controlling in the hard-timer mode, select the carrier output width.
Table 4.9.5.4 Setting of carrier output width
Carrier output width
0
τ
1
τ
2
τ
3
τ
ROUT1
0
0
1
1
ROUT0
0
1
0
1
By writing data to this register, the carrier for set
τ
cycles is output from the REM (R33) terminal in
synchronization with the rising edge of the
τ
waveform immediately after that.
The setting (writing) of carrier output width must be done at every bit of the transmission data.
At initial reset and when the REMC register is set to "0", this register is set to "0".
Note: The ROUT register is for the exclusive use of the hard-timer mode. When controlling with the soft-
timer mode, be sure not to write data to this register to prevent malfunction.
RIC3–RIC0: Interrupt
τ
cycle selection (0F8H)
The
τ
cycle count for generating a REM interrupt is set to this register.
By writing data to this register when the REM circuit has been ON (REMC = "1"), the counting of
τ
waveform is started by synchronizing with the rising edge of the
τ
waveform immediately after that.
When the count becomes the number set in this register, an interrupt occurs. Set the next transmission
data and interrupt timing using this interrupt.
Do not set "0FH" in this register.
The setting (writing) of interrupt
τ
cycle must be done at every bit of the transmission data.
At initial reset, this register is undefined.
Note: The RIC register is for the exclusive use of the hard-timer mode. When controlling with the soft-
timer mode, be sure not to write data to this register to prevent malfunction.