20
EPSON
S1C63656 TECHNICAL MANUAL
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Memory Map)
Table 4.1.1 (c) I/O memory map (FF46H–FF73H)
Address
Comment
D3
D2
Register
D1
D0
Name
Init
∗
1
1
0
FF60H
LDUTY1 LDUTY0 STCD
LPWR
R/W
LDUTY1
LDUTY0
STCD
LPWR
0
0
0
0
Static
On
Dynamic
Off
LCD drive duty
switch
LCD drive switch
LCD power On/Off
FF61H
0
ALOFF
ALON
0
R
R
R/W
0
∗
3
ALOFF
ALON
0
∗
3
–
∗
2
1
0
–
∗
2
All Off
All On
Normal
Normal
Unused
LCD all Off control
LCD all On control
Unused
FF62H
LC3
LC2
LC1
LC0
R/W
LC3
LC2
LC1
LC0
0
0
0
0
0
Light
–
–
15
Dark
[LC3–0]
Contrast
LCD contrast adjustment
[LDUTY1, 0]
Duty
FF46H
P13
(XSRDY)
P12
(XSCLK)
P11
(SOUT)
P10
(SIN)
R/W
P13
P12
P11
P10
–
∗
2
–
∗
2
–
∗
2
–
∗
2
High
High
High
High
Low
Low
Low
Low
P13 I/O port data
functions as a general-purpose register when SIF (slave) is selected
P12 I/O port data (ESIF=0)
functions as a general-purpose register when SIF is selected
P11 I/O port data (ESIF=0)
functions as a general-purpose register when SIF is selected
P10 I/O port data (ESIF=0)
functions as a general-purpose register when SIF is selected
FF6EH
0
BZFQ2
BZFQ1
BZFQ0
R
R/W
0
∗
3
BZFQ2
BZFQ1
BZFQ0
–
∗
2
0
0
0
FF6FH
0
BDTY2
BDTY1
BDTY0
R
R/W
0
∗
3
BDTY2
BDTY1
BDTY0
–
∗
2
0
0
0
FF6CH
ENRTM ENRST
ENON
BZE
R/W
W
R/W
ENRTM
ENRST
∗
3
ENON
BZE
0
Reset
0
0
1 sec
Reset
On
Enable
0.5 sec
Invalid
Off
Disable
Envelope releasing time selection
Envelope reset (writing)
Envelope On/Off
Buzzer output enable
FF6DH
0
BZSTP BZSHT SHTPW
R
W
R/W
0
∗
3
BZSTP
∗
3
BZSHT
SHTPW
–
∗
2
0
0
0
Stop
Trigger
Busy
125 msec
Invalid
Invalid
Ready
31.25 msec
Unused
1-shot buzzer stop (writing)
1-shot buzzer trigger (writing)
1-shot buzzer status (reading)
1-shot buzzer pulse width setting
0
4096.0
1
3276.8
2
2730.7
3
2340.6
[BZFQ2, 1, 0]
Frequency (Hz)
4
2048.0
5
1638.4
6
1365.3
7
1170.3
[BZFQ2, 1, 0]
Frequency (Hz)
Unused
Buzzer
frequency
selection
Unused
Buzzer signal duty ratio selection
(refer to main manual)
0
Slave
2
OSC1/2
1
PT
3
OSC1
R/W
FF72H
SD3
SD2
SD1
SD0
SD3
SD2
SD1
SD0
–
∗
2
–
∗
2
–
∗
2
–
∗
2
High
High
High
High
Low
Low
Low
Low
MSB
Serial I/F transmit/receive data (low-order 4 bits)
LSB
R/W
FF73H
SD7
SD6
SD5
SD4
SD7
SD6
SD5
SD4
–
∗
2
–
∗
2
–
∗
2
–
∗
2
High
High
High
High
Low
Low
Low
Low
MSB
Serial I/F transmit/receive data (high-order 4 bits)
LSB
[SCS1, 0]
Clock
[SCS1, 0]
Clock
FF71H
SDP
SCPS
SCS1
SCS0
R/W
SDP
SCPS
SCS1
SCS0
0
0
0
0
MSB first LSB first
Serial I/F data input/output permutation
Serial I/F clock phase selection
–Negative polarity (mask option)
–Positive polarity (mask option)
Serial I/F
clock mode selection
FF70H
0
ESOUT SCTRG
ESIF
R
R/W
0
∗
3
ESOUT
SCTRG
ESIF
–
∗
2
0
0
0
Enable
Trigger
Run
SIF
Disable
Invalid
Stop
I/O
Unused
SOUT enable
Serial I/F clock trigger (writing)
Serial I/F clock status (reading)
Serial I/F enable (P1 port function selection)
0
1/4
1,2
–
3
1/3