S
1D
1350
4F
00A
R
egi
st
er
S
ummar
y
X19
A
-Q-00
1-0
3
Pag
e 1
01
/0
2/
02
No
tes
1
n
/a
bi
ts
s
h
o
u
ld
be wri
tt
en 0
.
res
e
rv
e
d
bi
ts
m
u
s
t
be wri
tt
en 0
2
T
he
s
e
bi
ts
are us
ed t
o
i
dent
if
y
t
he S
1
D1
3504 at
power on
/ RE
S
E
T
.
3
W
hen
us
in
g
Li
tt
le
-E
ndi
an t
he RA
M
D
A
C
s
h
o
u
ld
be c
onnec
te
d
t
o
t
h
e
l
o
w
by
te
of
t
he CP
U dat
a bus
an
d
the l
o
wer
regi
s
ter addres
s
gi
v
en us
ed.
Whe
n
us
ing B
ig-E
ndi
a
n
t
h
e RA
M
D
A
C
s
houl
d
be c
onnec
ted t
o
t
h
e hi
gh
by
te
of
t
he
CP
U da
ta
bus
an
d t
he
hi
gher
regi
s
te
r
addres
s
g
iv
en us
ed.
4
DRA
M
Refr
e
s
h Rate
S
e
le
c
t
5
P
anel
Dat
a
Wi
dt
h S
e
le
c
ti
o
n
RE
G[00h
] R
EV
ISIO
N
C
ODE
R
EG
IS
T
E
R
2
R0
P
roduc
t Code
Rev
is
ion
Code
00
00
01
00
RE
G[01h
] M
EM
O
R
Y
C
ONF
IGURAT
IO
N
R
EG
IST
E
R
1/
0
R
W
n/
a
1
Refres
h
Rate
4
n/
a
W
E
#
Cont
rol
n
/a
FP
M
/E
D
O
Me
m
o
ry
B
it
2
B
it
1
B
it
0
RE
G[02h
] P
ANE
L
T
YP
E
R
EG
ISTE
R
1/
0
R
W
n/
a
n
/a
P
ane
l Dat
a
Wi
dt
h
5
P
a
nel
Dat
a
Fo
rm
a
t
Se
le
ct
Col
o
r/
M
ono
P
anel
S
e
le
c
t
D
u
al
/S
in
gl
e
P
anel
S
e
le
c
t
T
F
T
/Pa
ssi
ve
P
anel
S
e
le
c
t
Bi
t 1
B
it
0
RE
G[03h
] M
OD
R
AT
E
R
EG
IS
T
E
R
RW
n/
a
n
/a
M
O
D Rat
e
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[04h
] H
ORI
Z
ONT
A
L
D
ISPL
A
Y
W
ID
TH
R
EG
IS
TER
RW
n/
a
Hori
z
ont
al
Di
s
p
la
y
W
idt
h
=
8(RE
G
+ 1
)
B
it
6
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[05h
] H
ORI
Z
ONT
A
L
N
ON
-D
ISPL
A
Y
P
ER
IO
D
R
EG
IST
E
R
RW
n/
a
n
/a
n/
a
Hori
z
ont
al
Non-Di
s
p
la
y
P
e
ri
od =
8
(RE
G
+ 1)
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G
[06h
] HRT
C/
F
P
L
INE
S
T
ART
P
OS
IT
IO
N
R
EG
IST
E
R
RW
n/
a
n
/a
n/
a
HRT
C/
F
P
LI
NE
S
tart
P
o
s
it
ion
=
8(RE
G
+
1)
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G
[07h
] HRT
C/
F
P
L
INE
P
UL
S
E
W
ID
T
H
R
EG
IS
TER
RW
HRT
C
Po
la
ri
ty
FP
L
IN
E
Po
la
ri
ty
n/
a
n
/a
HRT
C/
F
P
LI
NE
P
u
ls
e
Wi
dt
h = 8(RE
G
+
1)
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[08h
] V
E
R
T
ICAL
D
ISPL
A
Y
H
EI
G
H
T
R
EG
ISTE
R
0
RW
V
e
rt
ic
al
Di
s
p
la
y
Hei
ght
=
(RE
G
+ 1)
B
it
7
B
it
6
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[09h
] V
E
R
T
ICAL
D
ISPL
A
Y
H
EI
G
H
T
R
EG
ISTE
R
1
RW
n/
a
n
/a
n/
a
n
/a
n/
a
n
/a
V
e
rt
ic
a
l Di
s
p
la
y Hei
ght
Bi
t 9
B
it
8
RE
G
[0Ah
] V
E
R
T
ICAL
N
ON
-D
ISPLA
Y
P
ER
IO
D
R
EG
IST
E
R
RW
VN
D
P
S
tat
us
(RO)
n/
a
V
e
rt
ic
al
Non-Di
spl
a
y
P
e
ri
od (V
NDP
) =
(RE
G
+
1)
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
R
E
G
[0
B
h
] VR
T
C
/F
PF
R
A
M
E
S
T
ART
P
O
S
IT
IO
N
R
EG
IS
T
E
R
RW
n/
a
n
/a
V
R
T
C
/F
P
F
R
A
M
E
S
tart
P
o
s
it
ion =
(RE
G
+ 1)
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
R
E
G
[0
C
h
] VR
T
C
/F
PF
R
A
M
E
P
UL
S
E
W
ID
TH
R
EG
IST
E
R
RW
VR
T
C
Po
la
ri
ty
FP
FR
A
M
E
Po
la
ri
ty
n/
a
n
/a
n/
a
VR
T
C
/F
P
F
R
A
M
E
Pu
ls
e
W
id
th
=
(
R
EG
+
1
)
B
it
2
B
it
1
B
it
0
RE
G
[0Dh
] D
IS
PLA
Y
M
ODE
R
EG
IS
TER
RW
n/
a
S
im
u
lt
an
eous
Di
s
p
la
y
6
Opt
ion S
e
le
c
t
Num
ber Of
B
it
s
-P
er-P
ix
el
7
CRT
E
nabl
e
L
CD
E
n
abl
e
B
it
1
B
it
0
B
it
2
B
it
1
B
it
0
RE
G
[0E
h
] S
C
R
EEN
1 L
IN
E
C
OM
P
ARE
R
EG
IS
TER
0
RW
S
c
reen
1 Li
ne Co
m
pare
B
it
7
B
it
6
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G
[0F
h
] S
CRE
E
N
1
L
IN
E
C
OM
P
ARE
R
EG
IST
E
R
1
RW
n/
a
n
/a
n/
a
n
/a
n/
a
n
/a
S
c
reen
1 Li
ne Com
pare
Bi
t 9
B
it
8
RE
G[10h
] S
C
R
EEN
1
D
ISPL
A
Y
S
T
ART
A
DDRE
S
S
R
EG
ISTE
R
0
RW
S
c
ree
n
1 Di
s
p
la
y
S
tart
A
ddres
s
B
it
7
B
it
6
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[11h
] S
C
R
EEN
1 D
ISPL
A
Y
S
TA
R
T
A
DDRE
S
S
R
EG
ISTE
R
1
RW
S
c
re
en
1 Di
s
p
la
y
S
tart
A
ddres
s
Bi
t 1
5
Bi
t 1
4
Bi
t 1
3
Bi
t 1
2
Bi
t 1
1
Bi
t
1
0
Bi
t
9
B
it
8
RE
G[12h
] S
C
R
EEN
1 D
ISPL
A
Y
S
TA
R
T
A
DDRE
S
S
R
EG
ISTE
R
2
RW
n/
a
n
/a
n/
a
n
/a
S
c
re
en
1 Di
s
p
la
y
S
tart
A
ddres
s
Bi
t 1
9
Bi
t
1
8
Bi
t 1
7
Bi
t
1
6
RE
G[13h
] S
C
R
EEN
2 D
ISPL
A
Y
S
TA
R
T
A
DDRE
S
S
R
EG
ISTE
R
0
RW
S
c
re
en
2 Di
s
p
la
y
S
tart
A
ddres
s
B
it
7
B
it
6
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[14h
] S
C
R
EEN
2 D
ISPL
A
Y
S
TA
R
T
A
DDRE
S
S
R
EG
ISTE
R
1
RW
S
c
re
en
2 Di
s
p
la
y
S
tart
A
ddres
s
Bi
t 1
5
Bi
t 1
4
Bi
t 1
3
Bi
t 1
2
Bi
t 1
1
Bi
t
1
0
Bi
t
9
B
it
8
RE
G[15h
] S
C
R
EEN
2 D
ISPL
A
Y
S
TA
R
T
A
DDRE
S
S
R
EG
ISTE
R
2
RW
n/
a
n
/a
n/
a
n
/a
S
c
re
en
2 Di
s
p
la
y
S
tart
A
ddres
s
Bi
t 1
9
Bi
t
1
8
Bi
t 1
7
Bi
t
1
6
RE
G[16h
] M
EM
O
R
Y
A
D
D
R
ESS
O
FF
SET
R
EG
IST
E
R
0
RW
M
e
m
o
ry
A
ddres
s
O
ff
s
et
B
it
7
B
it
6
B
it
5
B
it
4
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[17h
] M
EM
O
R
Y
A
D
D
R
ESS
O
FF
SET
R
EG
IST
E
R
1
RW
n/
a
n
/a
n/
a
n
/a
n/
a
n
/a
M
e
m
o
ry
A
d
dres
s
Of
fs
et
Bi
t 9
B
it
8
RE
G[18h
] P
IXE
L
P
ANNI
NG
R
EG
IS
TER
RW
S
c
reen 2 P
ix
e
l
P
anni
ng
S
c
reen
1 P
ix
e
l
P
ann
in
g
B
it
3
B
it
2
B
it
1
B
it
0
B
it
3
B
it
2
B
it
1
B
it
0
RE
G[19h
] C
LO
C
K
C
ONF
IG
U
RAT
IO
N
R
EG
ISTE
R
RW
n/
a
n
/a
n/
a
n
/a
n/
a
MC
L
K
Di
v
ide
P
C
LK
Di
v
ide
8
Bi
t 1
B
it
0
RE
G
[1Ah
] P
OW
E
R
S
AV
E
C
ONF
IGURAT
IO
N
R
EG
IS
TER
RW
n/
a
n
/a
n/
a
n
/a
LCD
P
o
wer
Di
s
a
b
le
S
u
s
p
e
nd Ref
res
h S
e
le
c
t
9
So
ft
w
a
re
S
u
s
pend
Bi
t 1
B
it
0
RE
G
[1Bh
] M
IS
CE
L
L
ANI
OUS
D
IS
ABL
E
R
EG
ISTE
R
RW
Host
In
te
rf
a
c
e
Di
s
a
b
le
n/
a
n
/a
n/
a
n
/a
n/
a
n
/a
Hal
f F
ram
e
Bu
ff
e
r
Di
s
abl
e
RE
G
[1Ch
] M
D
C
ONF
IGURAT
IO
N
R
E
ADBACK
R
EG
IST
E
R
0
RO
M
D
7 S
tat
us
M
D
6
S
tat
us
M
D
5 S
tat
us
M
D
4
S
tat
us
M
D
3 S
tat
us
M
D
2
S
tat
us
M
D
1 S
tat
us
M
D
0
S
tat
us
RE
G
[1Dh
] M
D
C
ONF
IGURAT
IO
N
R
E
ADBACK
R
EG
IST
E
R
1
RO
M
D
15
S
tat
us
MD
1
4
St
a
tu
s
M
D
13
S
tat
us
MD
1
2
St
a
tu
s
M
D
11
S
tat
us
MD
1
0
S
tat
us
MD
9
S
tat
us
MD
8
S
tat
us
RE
G
[1E
h
] G
E
N
E
RAL
IO
P
IN
S
C
ONF
IGURAT
IO
N
R
EG
IS
TER
0
RW
G
P
IO
7 P
in
IO
Co
n
fi
g
GP
IO
6 P
in
IO
Conf
ig
G
P
IO
5 P
in
IO
Co
n
fi
g
GP
IO
4P
in
IO
Conf
ig
G
P
IO
3 P
in
IO
Co
n
fi
g
GP
IO
2 P
in
IO
Conf
ig
G
P
IO
1 P
in
IO
Co
n
fi
g
GP
IO
0 P
in
IO
Conf
ig
RE
G
[1F
h
] G
EN
ER
A
L
IO
P
IN
S
C
ONF
IGURAT
IO
N
R
EG
IST
E
R
1
RW
n/
a
n
/a
n/
a
n
/a
GP
IO
11 P
in
IO
Co
n
fi
g
G
P
IO
10 P
in
IO
Conf
ig
G
P
IO
9 P
in
IO
Co
n
fi
g
GP
IO
8 P
in
IO
Conf
ig
RE
G[20h
] G
EN
ER
A
L
IO
P
IN
S
S
TA
T
U
S
/ C
ONT
R
OL
R
EG
ISTE
R
0
RW
G
P
IO
7 P
in
IO
St
a
tu
s
GP
IO
6 P
in
IO
S
tat
us
G
P
IO
5 P
in
IO
St
a
tu
s
GP
IO
4 P
in
IO
S
tat
us
G
P
IO
3 P
in
IO
S
tat
us
GP
IO
2 P
in
IO
S
tat
us
G
P
IO
1 P
in
IO
S
tat
us
GP
IO
0 P
in
IO
S
tat
us
RE
G[21h
] G
EN
ER
A
L
IO
P
IN
S
S
TA
T
U
S
/ C
ONT
R
OL
R
EG
ISTE
R
1
RW
G
P
O
Cont
rol
n
/a
n/
a
n
/a
GP
IO
11 P
in
IO
S
tat
us
G
P
IO
10 P
in
IO
S
tat
us
G
P
IO
9 P
in
IO
S
tat
us
GP
IO
8 P
in
IO
S
tat
us
RE
G
[22
h
] P
E
R
F
O
RM
ANCE
E
NHANCE
M
E
NT
R
EG
IST
E
R
0
1/
0
R
W
E
D
O Read/
Wr
it
e
D
e
la
y
RC
T
im
ing
10
RAS
#
to
CA
S
#
Del
a
y
R
AS#
Pr
e
c
h
a
rg
e
11
Ti
min
g
n/
a
res
erv
e
d
B
it
1
B
it
0
B
it
1
B
it
0
RE
G
[23
h
] P
E
R
F
O
RM
ANCE
E
NHANCE
M
E
NT
R
EG
IST
E
R
1
RW
D
is
p
la
y
FI
FO
Di
s
a
bl
e
n/
a
n
/a
D
is
p
la
y
FI
FO Th
re
s
h
o
ld
B
it
4B
it
3
B
it
2B
it
1
B
it
0
RE
G
[24
h
] L
OOK
-U
P
T
ABL
E
A
DDRE
S
S
R
EG
IST
E
R
RW
n/
a
n
/a
RGB
I
ndex
Look
-Up T
abl
e
A
ddres
s
B
it
1B
it
0
B
it
3B
it
2
B
it
1B
it
0
RE
G
[26
h
] L
OOK
-U
P
T
ABL
E
D
AT
A
R
EG
ISTE
R
RW
n/
a
n
/a
n/
a
n
/a
Look
-Up T
abl
e
Dat
a
B
it
3B
it
2
B
it
1B
it
0
RE
G
[27
h
] L
OOK
-U
P
T
ABL
E
B
ANK
S
EL
EC
T
R
EG
IST
E
R
RW
n/
a
n
/a
Red B
ank
S
e
le
c
t
B
lue
B
ank
S
e
le
c
t
Green
B
ank
S
e
le
c
t
B
it
1B
it
0
B
it
1B
it
0
B
it
1B
it
0
RE
G
[28
h
]
OR
RE
G
[29h
]
3
RAM
D
AC
P
IXE
L
R
EA
D
M
AS
K
R
EG
IST
E
R
RW
RA
M
D
A
C
Data
B
it
7B
it
6
B
it
5B
it
4
B
it
3B
it
2
B
it
1B
it
0
RE
G
[2Ah
]
OR
RE
G
[2Bh
]
3
RAM
DAC R
EA
D
M
ODE
A
DDRE
S
S
R
EG
IS
T
E
R
RW
R
A
M
D
A
C
A
d
dr
es
s
B
it
7B
it
6
B
it
5B
it
4
B
it
3B
it
2
B
it
1B
it
0
RE
G
[2Ch
]
OR
RE
G
[2Dh
]
3
RAM
DAC W
RI
T
E
M
ODE
A
DDRE
S
S
R
EG
IS
TER
RW
R
A
M
D
A
C
A
d
dr
es
s
B
it
7B
it
6
B
it
5B
it
4
B
it
3B
it
2
B
it
1B
it
0
RE
G
[2E
h
]
OR
RE
G
[2F
h
]
3
RAM
DAC P
AL
E
T
T
E
D
AT
A
R
EG
IST
E
R
RW
RA
M
D
A
C
Data
B
it
7B
it
6
B
it
5B
it
4
B
it
3B
it
2
B
it
1B
it
0
Refr
esh
Rate
Bi
ts [2:0]
CL
K
I Di
vid
e
Amo
u
n
t
Re
fr
esh
Ra
te
fo
r 3
3
M
H
z
CL
KI
DRAM
Refr
esh
T
im
e
/2
5
6
c
y
c
le
s
000
6
4
520 k
H
z
0
.5
m
s
001
128
260 k
H
z
1
m
s
010
256
130 k
H
z
2
m
s
011
512
65 k
H
z
4
m
s
100
10
24
33 k
H
z
8
m
s
101
20
48
16 k
H
z
16 m
s
110
40
96
8 k
H
z
32
m
s
111
81
92
4 k
H
z
64
m
s
P
a
n
e
l
Data W
id
th
Bi
ts [1:0]
P
assi
ve L
CD P
a
n
e
l
Data
Wi
d
th
S
ize
T
FT
P
a
ne
l D
a
ta
W
idt
h
Si
ze
00
4-bi
t
9
-bi
t
01
8-bi
t
1
2-bi
t
1
0
16
-b
it
16
-b
it
11
Res
e
rv
ed
Res
e
rv
ed
S
1D
1350
4F
00A
R
egi
st
er
S
ummar
y