Page 12
Epson Research and Development
Vancouver Design Center
S1D13704
Hardware Functional Specification
X26A-A-001-04
Issue Date: 01/02/08
3 Typical System Implementation Diagrams
.
Figure 3-1: Typical System Diagram (SH-4 Bus)
.
Figure 3-2: Typical System Diagram (SH-3 Bus)
S1D13704
FPFRAME
FPSHIFT
FPLINE
DRDY
FPDAT[7:0]
CL
K
I
Oscillator
FPFRAME
FPSHIFT
FPLINE
MOD
D[7:0]
8-bit
LCD
Display
SH-4
BUS
RESET#
WE0#
D[15:0]
BS#
RD/WR#
RD#
RDY#
A[15:0]
CKIO
WE0#
RD/WR#
AB[15:0]
DB[15:0]
WE1#
BS#
RD#
CS#
BCLK
WAIT#
RESET#
CSn#
WE1#
LCDPWR
S1D13704
FPFRAME
FPSHIFT
FPLINE
DRDY
FPDAT[3:0]
CLK
I
Oscillator
FPFRAME
FPSHIFT
FPLINE
MOD
D[3:0]
4-bit
LCD
Display
SH-3
BUS
RESET#
WE0#
D[15:0]
BS#
RD/WR#
RD#
WAIT#
A[15:0]
CKIO
WE0#
RD/WR#
AB[15:0]
DB[15:0]
WE1#
BS#
RD#
CS#
BCLK
WAIT#
RESET#
CSn#
WE1#
LCDPWR
*