Page 20
Epson Research and Development
Vancouver Design Center
S1D13704
S5U13704B00C Rev. 1.0 ISA Bus Evaluation Board User Manual
X26A-G-005-03
Issue Date: 01/02/12
8 Schematic Diagrams
Figure 8-1: S1D13704B00C Schematic Diagram (1 of 4)
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
A
A
B
B
C
C
D
D
By-pass Capacitors (1 per power pin)
1 2 5.0V IOVDD
2 3 3.3V IOVDD
1.0
Epson Re
search & Development, Inc.
S5U13704B00C ISA-Bus Rev. 1.0
Evaluation Board : 137
04F00A Chip
B
14
Fr
iday, October 09, 1998
Size
Do
cument Number
Rev
Date:
Sheet
of
FPDAT2
SD2
FPDAT4
SD11
SD4
SA3
SD13
SD5
FPDAT[0..7]
SD6
SA15
SD8
SA7
FPDAT0
SD10
SD7
SD1
SA[0..19]
SD[0..15]
SD12
SD3
SA2
SA5
SD14
SA13
SA1
FPDAT3
SA4
SA0
SD15
SA10
SA9
SA8
FPDAT1
SD9
SD0
SA14
SA12
SA11
SA6
FPDAT5
FPDAT6
FPDAT7
CNF4
CNF2
CNF1
CNF2
CNF0
CNF3
CNF3
CNF4
CNF[0..4]
CNF1
CNF0
3.3V
IOVDD
3.3V
IOVDD
IOVDD
IOVDD
IOVDD
VCC
C1
0.1uF
C6
0.1uF
C7
0.1uF
C5
0.1uF
JP3
HEADER 3
1
2
3
JP2
HEADER 3
1
2
3
R4
15K
R3
15K
R2
15K
R1
15
K
R5
15K
C2
0.1uF
C4
0.1uF
C3
0.1uF
JP1
HEADER 3
1
2
3
R6
15K
S1
SW DIP-6
1
2
3
4
5
6
12
11
10
9
8
7
U1
S1D13704F00A
70
69
68
67
66
65
64
63
62
59
58
57
56
55
54
53
37
36
35
34
32
31
30
74
43
61
20
40
72
60
50
27
80
19
18
17
16
15
14
13
12
11
9
8
7
6
5
4
3
33
49
48
47
46
45
79
78
77
76
75
73
51
71
2
44
1
21
10
41
52
29
26
25
24
23
39
38
28
42
22
AB0
AB1
AB2
AB3
AB4
AB5
AB6
AB7
AB8
AB9
AB10
AB11
AB12
AB13
AB14
AB15
FPDAT0
FPDAT1
FPDAT2
FPDAT3
FPDAT5
FPDAT6
FPDAT7
CS#
LCDPWR
COREVDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
DB8
DB9
DB10
DB11
DB12
DB13
DB14
DB15
FPDAT4
CNF0
CNF1
CNF2
CNF3
CNF4
R/W#
WE1#
WE0#
RD#
BS#
RESET#
CLKI
BCLK
WAIT#
TESTEN
COREVDD
COREVDD
IOVDD
COREVDD
IOVDD
IOVDD
FPDAT8/GPIO1
FPDAT9GPIO2
FPDAT10/GPIO3
FPDAT11/GPIO4
FPFRAME
FPLINE
FPSHIFT
DRDY
GPIO0
SD[0..15]
LCDPWR
DRDY
FPFRAME
FPLINE
FPSHIFT
FPDAT[0..7]
RD/WR#
WE1#
WE0#
CS#
BUSCLK
CLKI
RESET#
RD#
WAIT#
BS#
SA[0..19]
FP
DAT8
FPDAT9
FPDAT10
FPDAT11
CNF[0..4]
SUSPEND
BS#
RD/WR#
CNF[0.
.4]
SUSPEND
*