Epson Research and Development
Page 35
Vancouver Design Center
Hardware Functional Specification
S1D13704
Issue Date: 01/02/08
X26A-A-001-04
7.3 Display Interface
7.3.1 Power On/Reset Timing
Figure 7-8: LCD Panel Power On/Reset Timing
Note
Where T
FPFRAME
is the period of FPFRAME and T
PCLK
is the period of the pixel clock.
Symbol
Parameter
Min
Typ
Max
Units
t1
REG[03h] to FPLINE, FPFRAME, FPSHIFT, FPDAT, DRDY
active
T
FPFRAME
ns
t2
FPLINE, FPFRAME, FPSHIFT, FPDAT, DRDY active to
LCDPWR
0
Frames
RESET#
REG[03h] bits [1:0]
LCDPWR
FPLINE
FPSHIFT
FPDAT
DRDY
t1
t2
00
11
FPFRAME
LCDPWR
(CNF4 = 1)
(CNF4 = 0)
ACTIVE
*