Page 42
Epson Research and Development
Vancouver Design Center
S1D13704
Hardware Functional Specification
X26A-A-001-04
Issue Date: 01/02/08
Figure 7-15: Single Color 4-Bit Panel A.C. Timing
1.
Ts
= pixel clock period
2.
t1
min
= t3
min
- 9Ts
3.
t3
min
= [((REG[04h] bits 6-0)+1) x 8 + ((REG[08h] bits 4-0) + 4) x 8]Ts
4.
t6
min
= [(REG[08h] bits 4-0) x 8 + 0.5]Ts
5.
t7
min
= [(REG[08h] bits 4-0) x 8 + 9.5]Ts
Symbol
Parameter
Min
Typ
Max
Units
t1
Frame Pulse setup to Line Pulse falling edge
note 2
(note 1)
t2
Frame Pulse hold from Line Pulse falling edge
9
Ts
t3
Line Pulse period
note 3
t4
Line Pulse pulse width
9
Ts
t5
MOD delay from Line Pulse rising edge
1
Ts
t6
Shift Pulse falling edge to Line Pulse rising edge
note 4
t7
Shift Pulse falling edge to Line Pulse falling edge
note 5
t8
Line Pulse falling edge to Shift Pulse falling edge
t14 + 0.5
Ts
t9
Shift Pulse period
1
Ts
t10
Shift Pulse pulse width low
0.5
Ts
t11
Shift Pulse pulse width high
0.5
Ts
t12
FPDAT[7:4] setup to Shift Pulse falling edge
0.5
Ts
t13
FPDAT[7:4] hold to Shift Pulse falling edge
0.5
Ts
t14
Line Pulse falling edge to Shift Pulse rising edge
23
Ts
Frame Pulse
Line Pulse
DRDY (MOD)
Sync Timing
Line Pulse
Shift Pulse
FPDAT[7:4]
Data Timing
t5
t14
t1
t2
t3
t4
t8
t9
t10
t11
t12
t13
1
2
t7
t6
*