Epson Research and Development
Page 39
Vancouver Design Center
Hardware Functional Specification
SED1352
Issue Date: 99/07/28
X16-SP-001-16
7.4 LCD Interface Timing
Figure 22: LCD Interface Timing
YD
SED1352 outputs
t1
t2
t4
t3
LP
WF
LP
XSCL
(AUX[01h] bit 5 = 0)
XSCL
(AUX[01h] bit 5 = 1)
t7a
t8
t9
t5
t6
t10
t12
t11
UD[3:0]
LD[3:0]
t13
t7b
t8
t9
t10
t11
UD[3:0]
LD[3:0]
t12
1
2
1
2
SED1352 outputs
t6b, t6c
80
LP
SED1352 outputs