Note
The example values in this register, and the clock frequency they generate, are part of a clock
configuration which enables correct operation of the N1 SoC. Further SoC testing and measurement, by
Arm or by other developers, might result in new register values.
4.5.14
SCPQSPICLK_DIV Register
The SCPQSPICLK_DIV Register characteristics are:
Purpose
Controls the
SCPQSPICLK
division value from
SYSPLLCLK
.
Usage constraints
Bits[20:16] are read-only. Bits[4:0] are read/write.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the SCPQSPICLK_DIV Register bit assignments.
Table 4-45 SCPQSPICLK_DIV Register bit assignments
Bits
Name
Type
Function
[31:21] -
-
Reserved.
[20:16] CLKDIV_CUR
RO
Current clock divider value.
Division value=CLK1.
[15:5]
-
-
Reserved.
[4:0]
CLKDIV
RW
Sets clock division value.
Division value=CLK1.
Reset value
0b00000
, division value=1.
Note
The example values in this register, and the clock frequency they generate, are part of a clock
configuration which enables correct operation of the N1 SoC. Further SoC testing and measurement, by
Arm or by other developers, might result in new register values.
4.5.15
SENSORCLK_CTRL Register
The SENSORCLK_CTRL Register characteristics are:
Purpose
Selects source for clock
SENSORCLK
.
Usage constraints
Bits[11:8] are read-only. Bits[3:0] are read/write.
Configurations
Available in all N1 board configurations.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-134
Non-Confidential - Beta