4.2.8
IOFPGA memory map
The following figure shows the memory map of the peripherals inside the IOFPGA.
Application Processor memory map
QSPI (SCP/MCP)
I2S
SP810 system controller
APB registers
Watchdog
QSPI SPI configuration
MCP backup boot memory
SCP backup boot memory
DDR3
Boot
0x00_0000_0000
FPGAUART2
I3C
SDIO eMMC configuration
SDIO microSD configuration
GPIO 0
Dual Timer 2/3
DVI I2C
Real Time Clock
SoC DDR SPD
PCIe SW I2C
Dual Timer 0/1
HDLCD configuration
Expansion AXI
(IOFPGA TLX-400 master
interface)
Reserved
Subsystem peripherals
CMN-600 GPV
Expansion AXI1
DRAM0
Reserved
CoreSight subsystem
Expansion AXI2
DRAM1
DRAM2
0x00_0800_0000
0x00_2000_0000
0x00_2A00_0000
0x00_5000_0000
0x00_6000_0000
0x00_8000_0000
0x01_0000_0000
0x04_0000_0000
0x05_0000_0000
0x80_8000_0000
0x100_0000_0000
0x3FF_FFFF_FFFF
0x00_0800_0000
0x00_1400_0000
0x00_1C00_0000
0x00_1600_0000
0x00_1C02_0000
0x00_1C03_0000
0x00_1C05_0000
0x00_1C06_0000
0x00_1C07_0000
0x00_1C08_0000
0x00_1C09_0000
0x00_1C0A_0000
0x00_1C0B_0000
0x00_1C0C_0000
0x00_1C0D_0000
FPGAUART1
0x00_1C0E_0000
0x00_1C0F_0000
0x00_1C10_0000
0x00_1800_0000
0x00_1C01_0000
0x00_1C04_0000
GPIO 1
SCC
0x00_1C11_0000
0x00_1C12_0000
0x00_1C13_0000
0x00_1C14_0000
0x00_1C15_0000
0x00_1CA0_0000
0x00_1CA1_0000
0x00_1D00_0000
0x00_1D10_0000
0x00_1D20_0000
0x00_1D30_0000
SMC configuration
Reserved
GIC-400
Reserved
Reserved
Reserved
SRAM
Reserved
IOFPGA memory map
Figure 4-8 IOFPGA memory map
The following table shows the IOFPGA memory map. Undefined locations of the memory map are
reserved. Software must not attempt to access these locations.
Table 4-8 IOFPGA memory map
Address range
Size
Description
From
To
0x0800_0000 0x13FF_FFFF
192MB DDR3
0x1400_0000 0x15FF_FFFF
32MB
SCP backup boot memory
0x1600_0000 0x17FF_FFFF
32MB
MCP backup boot memory
0x1800_0000 0x1BFF_FFFF
32MB
QSPI (SCP/MCP)
4 Programmers model
4.2 N1 SDP memory maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-93
Non-Confidential - Beta