Table 4-10 Shared peripheral interrupts (continued)
ID
Source
Description
39
DMC1_ecc_err
ECC Error from DMC1
66-40
-
Reserved
67
MCP2APMHU_NS
MHU Non-secure interrupt
68
-
Reserved
69
MCP2APMHU_S
MHU secure interrupt
70
CATU
CATUADDRERROR interrupt
71
ETR
ETRBUFINT interrupt
77-72
-
Reserved
78
CMN600_ INTREQPMU_DTC0
PMU Count Overflow Interrupt
82-79
-
Reserved
83
STM-500
STM-500 Synchronization Interrupt
84
CTI
CTI Trigger output 6 from CTI2
85
CTI
CTI Trigger output 7 from CTI2
86
Trusted Watchdog
Trusted Watchdog interrupt(WS0)
90-87
-
Reserved
91
AP_REFCLK Generic Timer (Secure)
AP_REFCLK Generic Timer Interrupt (Secure)
92
AP_REFCLK Generic Timer (Non-secure) AP_REFCLK Generic Timer Interrupt (Non-secure)
93
Generic Watchdog
Watchdog WS0 Interrupt
94
Generic Watchdog
Watchdog WS1 Interrupt
95
AP_UART0
AP UART0 interrupt
96
AP_UART1
AP UART1 interrupt
127-97
-
Reserved
128
N1 board
AP external IRQ (AP_EXT_INT)
129
N1 board
AP external Ethernet IRQ (AP_EXT_ETHERNET_INT)
167-130 -
Reserved
168
N1 SoC
GPIO combined IRQ
176-169 N1 SoC
GPIO individual IRQ [7:0]
200-177 -
Reserved
201
N1 SoC
pcie_inta_out
202
N1 SoC
pcie_intb_out
203
N1 SoC
pcie_intc_out
204
N1 SoC
pcie_intd_out
205
N1 SoC
pcie_phy_interrupt_out
206
N1 SoC
pcie_aer_interrupt
207
N1 SoC
pcie_link_down_reset_out
4 Programmers model
4.3 N1 SoC interrupt maps
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-96
Non-Confidential - Beta