Table 4-24 SSC_PID4 Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[7:4]
SIZE
RO
LOG2 of the number of 4KB blocks occupied
by the interface.
Reset value
0x0
.
[3:0]
DES_2
RO
JEP106 continuation code to identify designer
Reset value
0x4
for Arm
4.4.13
SSC_PID0 Register
The SSC_PID0 Register characteristics are:
Purpose
Stores peripheral identification information.
Usage constraints
This register is read-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_PID0 Register bit assignments.
Table 4-25 SSC_PID0 Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[7:0]
PART_0
RO
Bits [7:0] of part number
Reset value
0x44
.
4.4.14
SSC_PID1 Register
The SSC_PID1 Register characteristics are:
Purpose
Stores peripheral identification information.
Usage constraints
This register is read-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_PID1 Register bit assignments.
4 Programmers model
4.4 System Security Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-115
Non-Confidential - Beta