Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_COMPID0 Register bit assignments.
Table 4-28 SSC_COMPID0 Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[7:0]
SSC_COMPID0
RO
Component ID 0 information.
Reset value
0x0D
.
4.4.17
SSC_COMPID1 Register
The SSC_COMPID1 Register characteristics are:
Purpose
The SSC_COMPID1 register stores component identification information.
Usage constraints
This register is read-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_COMPID1 Register bit assignments.
Table 4-29 SSC_COMPID1 Register bit assignments
Bits
Name
Type
Function
[31:8]
-
-
Reserved.
[7:0]
SSC_COMPID1
RO
Component ID 1 information.
Reset value
0xF0
.
4.4.18
SSC_COMPID2 Register
The SSC_COMPID2 Register characteristics are:
Purpose
The SSC_COMPID2 register stores component identification information.
Usage constraints
This register is read-only.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.4.1 System Security Control registers summary
The following table shows the SSC_COMPID2 Register bit assignments.
4 Programmers model
4.4 System Security Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-117
Non-Confidential - Beta