•
•
•
•
•
•
•
•
•
•
•
•
•
4.5.62 PCIE_BOOT_CTRL Register
•
4.5.63 DBG_AUTHN_CTRL Register
•
•
•
•
4.5.67 MCP_WDOGCTI_CTRL Register
•
4.5.68 SCP_WDOGCTI_CTRL Register
•
4.5.69 DBGEXPCTI_CTRL Register
•
•
•
•
•
•
•
•
•
•
•
4.5.80 TRACE_PAD_CTRL0 Register
•
4.5.81 TRACE_PAD_CTRL1 Register
•
4.5.82 IOFPGA_TMIF_PAD_CTRL Register
•
4.5.83 IOFPGA_TSIF_PAD_CTRL Register
•
•
•
•
•
•
•
•
•
•
4.5.1
Serial Configuration Control registers summary
The base memory address of the SCC registers in the N1 SDP is
0x0_3FFF_F000
in the
System Control
Processor
(SCP) SoC expansion region of the SCP memory map.
The following table shows the SCC registers in offset order from the base memory address. Undefined
registers are reserved. Software must not attempt to access these registers.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-120
Non-Confidential - Beta