Table 4-113 IOFPGA_TMIF_PAD_CTRL Register bit assignments (continued)
Bits
Name
Type
Function
[15:13] -
-
Reserved.
[12]
IO_SR_IOFPGA_AXI_TMIF_CTL
RW
Slew rate control of IOFPGA AXI TMIF
output pads IOFPGA_TMIF_VALID_O and
IOFPGA_TMIF_CTL_O:
0b0
: Fast.
0b1
: Slow.
Reset value
0b1
.
[11:10] -
-
Reserved.
[9:8]
IO_DS_IOFPGA_AXI_TMIF_CTL
RW
Drive strength control of IOFPGA AXI TMIF
output pads IOFPGA_TMIF_VALID_O and
IOFPGA_TMIF_CTL_O:
0b00
: 2mA.
0b01
: 8mA.
0b10
: 4mA.
0b11
: 12mA.
Reset value
0b01
.
[7:5]
-
-
Reserved.
[4]
IO_SR_IOFPGA_AXI_TMIF_DATA
RW
Slew rate control of IOFPGA AXI TMIF
output pads IOFPGA_TMIF_DATA_O[7:0]:
0b0
: Fast.
0b1
: Slow.
Reset value
0b1
.
[3:2]
-
-
Reserved.
[1:0]
IO_DS_IOFPGA_AXI_TMIF_DATA
RW
Drive strength control of IOFPGA AXI TMIF
output pads IOFPGA_TMIF_DATA_O[7:0]:
0b00
: 2mA.
0b01
: 8mA.
0b10
: 4mA.
0b11
: 12mA.
Reset value
0b01
.
4.5.83
IOFPGA_TSIF_PAD_CTRL Register
The IOFPGA_TSIF_PAD_CTRL Register characteristics are:
Purpose
Controls the drive strengths and slew rates of IOFPGA AXI TSIF output pads.
Usage constraints
There are no usage constraints.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-189
Non-Confidential - Beta