2.1
N1 SDP hardware
The support logic and peripheral interfaces of the N1 SDP support access to the N1 SoC.
Overview of the N1 SDP hardware
The following figure shows a high-level view of the system architecture.
N1 board
Gen 3 PCIe
switch
PCI
Express
slots
N1 SoC
Thin Links
TMIF
PCIe
SATA 0
SATA 3.0
x1
GbE
controller
Ethernet
x1
DMC-620
DDR4
DDR4
72-bit
USB 3.0
Host
controller
USB 3.0
P-JTAG
Trace
x4
x16
PCIe/
CCIX
SATA 1
x16
x16
x1
x16
x8
USB 3.0
USB 3.0
USB 3.0
x1
QSPI
QSPI
SCP
QSPI
MCP
QSPI
IOFPGA
Chip2Chip
Thin Links
TSIF
Thin Links
TMIF
Thin Links
TSIF
SCC
SCC
MCP
I2C
SCP
I2C
SCP UART
CTI
UART
UART
UART
AP UART
MCP UART
SCC
UART
UART
UART
SMC
SCP I2C
MCP I2C
SCP I2C
I2C
I2C
PMIC
OSCCLK
UART
SMC
DDR3
UART
eMMC
HDMI
Dual 7-segment
display
microSD
User
LEDs
1
2
3
4
5
6
7
8
User
switches
Clock
generators
PLLs
TLX-400
TLX-400
DBG USB
Serial<>
USB
PORT4
PORT3
PORT1
PORT2
PCC
Ethernet
MCC
Configuration
microSD
PBON
PBRESET
Reset
push
buttons
USB
USB hub
USB
UARTs
UART
USB
Hub
MCC
72-bit
x16
I2C
Figure 2-1 N1 SDP architecture
2 Hardware description
2.1 N1 SDP hardware
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
2-22
Non-Confidential - Beta