52
ITX-E8 User`s Manual
Advanced Chipset Features
Phoenix – AwardBIOS CMOS Setup Utility
Advanced Chipset Features
DRAM Clock/Drive Control
[Press Enter]
AGP & P2P Bridge Control
[Press Enter]
CPU & PCI Bus Control
[Press Enter]
Memory Hole [Disabled]
System BIOS Cacheable [Enabled]
Video RAM Cacheable
[Disabled]
Init Display First [PCI Slot]
Item Help
Menu Level
↑↓→←
: Move Enter: /-/PU/PD: Value F10:Save ESC: Exit F1:General Help
F5:Previous Values F6:Fail-safe Defaults F7:Optimized Defaults
This section allows you to configure the system based on the specific
features of the installed chipset. This chipset manages bus speeds and
access to system memory resources, such as DRAM and the external
cache. It also coordinates communications between the conventional
ISA bus and the PCI bus. It must be stated that these items should never
need to be altered. The default settings have been chosen because they
provide the best operating conditions for your system. The only time
you might consider making any changes would be if you discovered
that data was being lost while using your system.
DRAM Settings
The first chipset settings deal with CPU access to dynamic random
access memory (DRAM). The default timings have been carefully
chosen and should only be altered if data is being lost. Such a scenario
might well occur if your system had mixed speed DRAM chips
installed so that greater delays may be required to preserve the integrity
of the data held in the slower memory chips.
Summary of Contents for ITX-E8
Page 1: ...I IT TX X E E8 8 INDUSTRIAL MOTHERBOARD User s Manual Version 1 0...
Page 10: ...2 ITX E8 User s Manual Chapter 1 Features Specifications Features 3 Specifications 4...
Page 16: ...8 ITX E8 User s Manual This page is intentionally left blank...
Page 19: ...ITX E8 User s Manual 11 Jumper Locations on the ITX E8...
Page 25: ...ITX E8 User s Manual 17 Connector Locations on the ITX E8 1 2...