xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
VI
Figure 59.: Arbitrary Pulse Segment Assignment .......................................................................................................... 348
Figure 60.: Typical Connection Diagram Using Internal Termination ............................................................................ 350
Figure 61.: Typical Connection Diagram Using Internal Termination ........................................................................... 351
Figure 62.: Simplified Block Diagram of the Equalizer and Peak Detector .................................................................... 352
Figure 63.: Simplified Block Diagram of the Cable Loss Indicator ................................................................................. 352
Figure 64.: Test Configuration for Measuring Receive Sensitivity ................................................................................. 353
Figure 65.: Process Block for Automatic Loop Code Detection ..................................................................................... 354
Figure 66.: Simplified Block Diagram of the RxMUTE Function .................................................................................... 355
Figure 67.: Interfacing the Transmit Path to local terminal equipment .......................................................................... 356
Figure 69.: Waveforms for connecting the Transmit Payload Data Input Interface Block to local Terminal Equipment 357
Figure 68.: Interfacing the Receive Path to local terminal equipment ........................................................................... 357
Figure 70.: Waveforms for connecting the Receive Payload Data Input Interface Block to local Terminal Equipment . 358
Figure 71.: Transmit Non-Multiplexed High-Speed Connection to local terminal equipment using MVIP 2.048Mbit/s,
Figure 76.: Timing signal when the framer is running at Bit-Multiplexed 16.384Mbit/s mode ........................................ 364
Figure 77.: Waveforms for Connecting the Transmit Multiplexed High-Speed Input Interface at HMVIP And H.100
Figure 79.: Timing Signal When the Receive Framer is running at 16.384MHz Bit-Mulitplexed Mode ......................... 366
Figure 80.: Timing Signal wehn the Receive Framer is Running at HMVIP and H100 16.384MHz Mode .................... 366
Figure 81.: Timing Diagram of the TxSIG Input ............................................................................................................. 368
Figure 82.: Timing Diagram of the RxSIG Output .......................................................................................................... 368
Figure 83.: Interfacing the Transmit Path to local terminal equipment .......................................................................... 369
Figure 85.: Waveforms for connecting the Transmit Payload Data Input Interface Block to local Terminal Equipment 370
Figure 84.: Interfacing the Receive Path to local terminal equipment ........................................................................... 370
Figure 86.: Waveforms for connecting the Receive Payload Data Input Interface Block to local Terminal Equipment . 371
Figure 87.: Transmit Non-Multiplexed High-Speed Connection to local terminal equipment using MVIP 2.048Mbit/s,
Figure 92.: Timing Signals When the Transmit Framer is Running at 12.352 Bit-Multiplexed Mode ............................ 376
Figure 93.: Timing signals when the transmit framer is running at 16.384 Bit-Multiplexed mode .................................. 378
Figure 94.: Timing signals when the transmit framer is running at HMVIP / H.100 16.384MHz Mode .......................... 380
Figure 95.: Interfacing XRT86VL38 Receive to local terminal equipment using 16.384Mbit/s, HMVIP 16.384Mbit/s, and
Figure 96.: Waveforms for Connecting the Receive Multiplexed High-Speed Input Interface at 12.352Mbit/s mode ... 381
Figure 97.: Waveforms for Connecting the Receive Multiplexed High-Speed Input Interface at 16.384Mbit/s mode ... 381
Figure 98.: Waveforms for Connecting the Receive Multiplexed High-Speed Input Interface at HMVIP and H.100 16.384Mbit/
Figure 99.: Timing Diagram of the TxSig_n Input .......................................................................................................... 384
Figure 100.: Simple Diagram of E1 system model ........................................................................................................ 394
Figure 101.: Generation of Yellow Alarm by the Repeater upon detection of line failure .............................................. 395
Figure 102.: Generation of AIS by the Repeater upon detection of line failure ............................................................. 396
Figure 103.: Generation of Yellow Alarm by the CPE upon detection of AIS originated by the Repeater ..................... 397
Figure 104.: Generation of CAS Multi-frame Yellow Alarm and AIS16 by the Repeater ............................................... 398