xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
100
5
MSYNC
R/W
O
Tx Super Frame Sync
This READ/WRITE bit field determines the transmit single frame
sync (TxSYNC) signal as being the transmit single frame sync
(TxSYNC) or the superframe sync (TxMSYNC) signals. In
1.544MHz clock mode (base rate), the TxMSYNC is used as the
transmit superframe sync, in other clock mode (i.e. high speed or
multiplexed modes), TxMSYNC is used as an input transmit clock for
the backplane interface. This bit provides an option to use TxSYNC
as a superframe sync in high speed or multiplexed modes.
0 = Setting this bit to ‘0’ will determine the transmit sync input
(TxSYNC) as a single frame sync.
1 = Setting this bit to ‘1’ will determine the transmit sync input
(TxSYNC) as a superframe sync.
4
SYNC INV
R/W
0
Sync Inversion Select
This READ/WRITE bit-field is used to select the direction of the
transmit sync and multisync signals (TxSYNC and TxMSYNC) if the
transmit serial clock is chosen as the timing source (TxSERCLK) for
the transmit section of the framer.
0 = Setting this bit to ‘0’ will configure TxSYNC and TxMSYNC as
input if TxSERCLK is chosen as the transmit clock for the transmit
section of the framer.
1 = Setting this bit to ‘0’ will configure TxSYNC and TxMSYNC as
output if TxSERCLK is chosen as the transmit clock for the transmit
section of the framer. Otherwise, TxSYNC and TxMSYNC signals
are inputs.
N
OTE
: TxSERCLK can be chosen as the transmit clock if CSS(1:0)
of the Clock Select Register (Register Address: 0xn100) is set to
b01.
3 - 2 Reserved
-
-
Reserved
T
ABLE
22: S
YNCHRONIZATION
MUX R
EGISTER
- T1 M
ODE
R
EGISTER
9 - T1 M
ODE
S
YNCHRONIZATION
MUX R
EGISTER
(SMR) H
EX
A
DDRESS
: 0
X
n109
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION