XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
105
2-0
TxSIGDL[2:0]
R/W
000
(Continued)
T
ABLE
23: T
RANSMIT
S
IGNALING
AND
D
ATA
L
INK
S
ELECT
R
EGISTER
- E1 M
ODE
R
EGISTER
10 - E1 M
ODE
T
RANSMIT
S
IGNALING
AND
D
ATA
L
INK
S
ELECT
R
EGISTER
(TSDLSR) H
EX
A
DDRESS
:0
X
n10A
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
T
X
SIGDL
[2:0]
D/E C
HANNEL
N
ATIONAL
B
ITS
T
IME
S
LOT
16
011
D/E time slots are
inserted from Trans-
mit Fractional Input
Pin (TxFrTD) if
TxFrTD pin is
enabled. TxFrTD pin
can be enabled by
programming to reg-
ister 0xn120, bit 4 to
1. Otherwise, D/E
time slots are
inserted from TxSER.
National Bits
are forced to 1,
not used to
carry data link
data
CAS signaling is enabled
and time slot 16 data is
taken directly from either
external overhead/signal-
ing interface or per chan-
nel signaling registers
determined by TxSIG-
SRC, bit1-0 in TSCR regis-
ter 0xn340-0xn35F. If time
slot 16 is inserted from
TxSig pin, every timeslot
has its own signaling on
the TxSig input pin.
1XX
D/E time slots are
inserted from Serial
Signaling Input Pin
(TxSig) if TxSig pin is
enabled. TxSig pin
can be enabled by
programming to reg-
ister 0xn120, bit 4 to
1. Otherwise, D/E
time slots are
inserted from TxSER.
Data link data
is inserted into
National bits
Time Slot 16 data is taken
directly from input PCM
data (TxSERn pin)