xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
106
T
ABLE
24: T
RANSMIT
S
IGNALING
AND
D
ATA
L
INK
S
ELECT
R
EGISTER
- T1 M
ODE
R
EGISTER
10 - T1 M
ODE
T
RANSMIT
S
IGNALING
AND
D
ATA
L
INK
S
ELECT
R
EGISTER
(TSDLSR) H
EX
A
DDRESS
:0
X
n10A
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
Reserved
-
-
Reserved
6
Reserved
-
-
Reserved
5
TxDLBW[1]
R/W
R/W
0
0
Transmit Data Link Bandwidth
These two READ/WRITE bit fields are used to select the bandwidth
for data link message transmission. Data Link messages can be
transmitted at a 4kHz rate or at a 2kHz rate on odd or even framing
bits depending on the configuration of these three bits. The table
below specifies the four different configurations.
N
OTE
: This bit only applies to T1 ESF framing format. For SLC96
and N framing formats, FDL is a 4kHz data link channel. For T1DM,
FDL is a 8kHz data link channel.
4
TxDLBW[0]
R/W
0
3
TxDE[1]
R/W
0
DE Select
These two READ/WRITE bit-fields specifies the source for transmit
D/E time slots. The table below shows the different sources D/E time
slots can be inserted from.
2
TxDE[0]
R/W
0
T
X
DLBW[1:0]
T
RANSMIT
D
ATA
L
INK
B
ANDWIDTH
S
ELECTED
00
Data link bits are inserted in every frame. Facility
Data Link Bits (FDL) is a 4kHz data link channel.
01
Data link bits are inserted in every other frame.
Facility Data Link Bits (FDL) is a 2kHz data link
channel carried by odd framing bits (Frames
1,5,9.....)
10
Data link bits are inserted in every other frame.
Facility Data Link Bits (FDL) is a 2kHz data link
channel carried by even framing bits (Frames
3,7,11.....)
11
Data link bits are inserted in every frame. Facility
Data Link Bits (FDL) is a 4kHz data link channel.
T
X
DE[1:0]
S
OURCE
FOR
T
RANSMIT
D/E T
IMESLOTS
00
TxSER_n input pin - The D/E time slots are
inserted from the transmit serial data input pin
(TxSER_n) pin.
01
LAPD Controller 1 - The D/E time slots are
inserted from LAPD Controller 1.
10
Reserved
11
TxFRTD_n - The D/E time slots are inserted from
the transmit fractional input pin.