XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
107
1
TxDL[1]
R/W
0
DL Select
These two READ/WRITE bit-fields specifies the source for data link
bits that will be inserted in the outbound T1 frames. The table below
shows the three different sources data link bits can be inserted from.
0
TxDL[0]
R/W
0
T
ABLE
25: F
RAMING
C
ONTROL
R
EGISTER
E1 M
ODE
R
EGISTER
11 -- E1 M
ODE
F
RAMING
C
ONTROL
R
EGISTER
(FCR) H
EX
A
DDRESS
: 0
X
n10B
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RSYNC
R/W
0
Force Re-Synchronization
This READ/WRITE bit-field forces the Receive E1 Framer to restart the
synchronization process. This bit field is automatically cleared (set to 0)
after frame synchronization is reached.
A ‘0’ to ‘1’ transition will force the Receive E1 Framer to restart the syn-
chronization process.
T
ABLE
24: T
RANSMIT
S
IGNALING
AND
D
ATA
L
INK
S
ELECT
R
EGISTER
- T1 M
ODE
R
EGISTER
10 - T1 M
ODE
T
RANSMIT
S
IGNALING
AND
D
ATA
L
INK
S
ELECT
R
EGISTER
(TSDLSR) H
EX
A
DDRESS
:0
X
n10A
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
T
X
DL[1:0]
S
OURCE
FOR
D
ATA
L
INK
B
ITS
00
LAPD Controller #1 - The Data Link bits are
inserted from LAPD Controller #1.
N
OTE
: LAPD Controller #1 is the only LAPD con-
troller that can be used to transport LAPD mes-
sages through the data link bits
01
TxSER_n input pin - The Data Link bits are
inserted from the transmit serial data input pin
(TxSER_n) pin.
10
TxOH_n input pin - The Data Link bits are inserted
from the transmit overhead input pin. (TxOH_n)
11
None. Data Link bits are forced to 1.