xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
VIII
LIST OF TABLES
Table 1:: 420 Ball List by Ball Number ............................................................................................................................... 6
Table 2:: 484 Ball List by Ball Number ............................................................................................................................. 10
Table 3:: Selecting the Microprocessor Interface Mode .................................................................................................. 52
Table 4:: The Roles of Various Microprocessor Interface Pins, when configured to operate in the Intel-Asynchronous Mode
Table 5:: Intel Microprocessor Interface Timing Specifications ....................................................................................... 57
Table 6:: The Roles of Various Microprocessor Interface Pins, when configured to operate in the Motorola-Asynchronous
Table 8:: The Roles of Various Microprocessor Interface Pins, when configured to operate in the Power PC Mode ..... 62
Table 7:: Motorola Asychronous Mode Microprocessor Interface Timing Specifications ................................................ 62
Table 9:: XRT86VL38 Framer/LIU Register Map ............................................................................................................. 67
Table 10:: Register Summary .......................................................................................................................................... 68
Table 11:: Clock Select Register ..................................................................................................................................... 74
Table 12:: Line Interface Control Register ....................................................................................................................... 75
Table 13:: General Purpose Input/Output 0 Control Register .......................................................................................... 77
Table 14:: General Purpose Input/Output 1 Control Register .......................................................................................... 81
Table 15:: Framing Select Register-E1 Mode .................................................................................................................. 85
Table 16:: Framing Select Register-T1 Mode .................................................................................................................. 89
Table 17:: Alarm Generation Register - E1 Mode ............................................................................................................ 91
Table 18:: Alarm Generation Register -T1 Mode ............................................................................................................. 93
Table 19:: yellow alarm duration and format when one second rule is not enforced ....................................................... 94
Table 20:: yellow alarm duration and format when one second rule is enforced ............................................................. 95
Table 21:: Synchronization MUX Register - E1 Mode ..................................................................................................... 97
Table 22:: Synchronization MUX Register - T1 Mode ..................................................................................................... 99
Table 23:: Transmit Signaling and Data Link Select Register - E1 Mode ...................................................................... 102
Table 24:: Transmit Signaling and Data Link Select Register - T1 Mode ...................................................................... 106
Table 25:: Framing Control Register E1 Mode .............................................................................................................. 107
Table 26:: Framing Control Register T1 Mode .............................................................................................................. 110
Table 27:: Receive Signaling & Data Link Select Register - E1 Mode .......................................................................... 111
Table 28:: Receive Signaling & Data Link Select Register (RSDLSR) T1 Mode ........................................................... 114
Table 29:: Signaling Change Register 0 - T1/E1 Mode ................................................................................................. 116
Table 30:: Signaling Change Register 1 - T1/E1 Mode ................................................................................................. 117
Table 31:: Signaling Change Register 2 - T1/E1 Mode ................................................................................................. 117
Table 32:: Signaling Change Register 3 - E1 Mode ...................................................................................................... 118
Table 33:: Register 16 - E1 Mode Signaling Change Register 3 (SCR 3) Hex Address: 0xn110
Table 34:: Receive National Bits Register ..................................................................................................................... 118
Table 35:: Receive Extra Bits Register .......................................................................................................................... 119
Table 36:: Data Link Control Register ............................................................................................................................ 121
Table 37:: Transmit Data Link Byte Count Register ...................................................................................................... 123
Table 38:: Receive Data Link Byte Count Register ....................................................................................................... 123
Table 39:: Slip Buffer Control Register .......................................................................................................................... 124
Table 40:: FIFO Latency Register .................................................................................................................................. 125
Table 41:: DMA 0 (Write) Configuration Register .......................................................................................................... 126
Table 42:: DMA 1 (Read) Configuration Register .......................................................................................................... 127
Table 43:: Interrupt Control Register ............................................................................................................................. 128
Table 44:: LAPD Select Register ................................................................................................................................... 128
Table 45:: Customer Installation Alarm Generation Register ........................................................................................ 129
Table 46:: Performance Report Control Register .......................................................................................................... 130
Table 47:: Gapped Clock Control Register .................................................................................................................... 131
Table 48:: Transmit Interface Control Register - E1 Mode ............................................................................................ 132
Table 49:: Transmit Interface Speed When Multiplexed Mode is Disabled (TxMUXEN = 0) ......................................... 134
Table 50:: Transmit Interface Speed when Multiplexed Mode is Enabled (TxMUXEN = 1) .......................................... 135
Table 51:: Transmit Interface Control Register - T1 Mode ............................................................................................ 136
Table 52:: Transmit Interface Speed When Multiplexed Mode is Disabled (TxMUXEN = 0) ......................................... 138
Table 53:: Transmit Interface Speed when Multiplexed Mode is Enabled (TxMUXEN = 1) .......................................... 139
Table 54:: Receive Interface Control Register (RICR) - E1 Mode ................................................................................. 140
Table 55:: Receive Interface Speed When Multiplexed Mode is Disabled (TxMUXEN = 0) .......................................... 142