XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
IX
Table 56:: Receive Interface Speed when Multiplexed Mode is Enabled (TxMUXEN = 1) ........................................... 143
Table 57:: Receive Interface Control Register (RICR) - T1 Mode ................................................................................. 144
Table 58:: Receive Interface Speed When Multiplexed Mode is Disabled (TxMUXEN = 0) .......................................... 146
Table 59:: Receive Interface Speed when Multiplexed Mode is Enabled (TxMUXEN = 1) ........................................... 147
Table 60:: DS1/E1 Test Register 1 ................................................................................................................................ 148
Table 61:: DS1/E1 Test Register 2(TR2) ....................................................................................................................... 151
Table 62:: Loopback Code Control Register .................................................................................................................. 153
Table 63:: Transmit Loopback Coder Register .............................................................................................................. 155
Table 64:: Receive Loopback Activation Code Register ................................................................................................ 155
Table 65:: Receive Loopback Deactivation Code Register ............................................................................................ 156
Table 66:: Receive T1/E1 Defect Detection Enable Register ........................................................................................ 156
Table 67:: Transmit Sa Select Register ......................................................................................................................... 156
Table 68:: Transmit Sa Auto Control Register 1 - E1 Mode Only .................................................................................. 158
Table 69:: Conditions on Receive side When TSACR1 bits Are enabled ...................................................................... 160
Table 70:: Transmit Sa Auto Control Register 2 ............................................................................................................ 161
Table 71:: Conditions on Receive side When TSACR2 bits enabled ............................................................................ 162
Table 72:: Transmit Sa4 Register .................................................................................................................................. 163
Table 73:: Transmit Sa5 Register .................................................................................................................................. 163
Table 74:: Transmit Sa6 Register .................................................................................................................................. 163
Table 75:: Transmit Sa7 Register .................................................................................................................................. 164
Table 76:: Transmit Sa8 Register .................................................................................................................................. 164
Table 77:: Receive Sa4 Register ................................................................................................................................... 164
Table 78:: Receive Sa5 Register ................................................................................................................................... 165
Table 79:: Receive Sa6 Register ................................................................................................................................... 165
Table 80:: Receive Sa7 Register ................................................................................................................................... 165
Table 81:: Receive Sa8 Register ................................................................................................................................... 166
Table 82:: Transmit SPRM Control Register - T1 Mode Only ........................................................................................ 166
Table 83:: Data Link Control Register ............................................................................................................................ 167
Table 84:: Transmit Data Link Byte Count Register ....................................................................................................... 169
Table 85:: Receive Data Link Byte Count Register ........................................................................................................ 169
Table 86:: Data Link Control Register ............................................................................................................................ 170
Table 87:: Transmit Data Link Byte Count Register ....................................................................................................... 172
Table 88:: Receive Data Link Byte Count Register ........................................................................................................ 173
Table 89:: Device ID Register ........................................................................................................................................ 173
Table 90:: Revision ID Register ..................................................................................................................................... 174
Table 91:: Transmit Channel Control Register 0 to 31 E1 Mode ................................................................................... 174
Table 92:: Transmit Channel Control Register 0 to 31 T1 Mode ................................................................................... 177
Table 93:: Transmit User Code Register 0 to 31 ........................................................................................................... 181
Table 94:: Transmit Signaling Control Register x - E1 Mode ......................................................................................... 181
Table 95:: Transmit Signaling Control Register x - T1 Mode ......................................................................................... 184
Table 96:: Receive Channel Control Register x (RCCR 0-31) - E1 Mode ..................................................................... 186
Table 97:: Receive Channel Control Register x (RCCR 0-23) - T1 Mode ..................................................................... 189
Table 98:: Receive User Code Register x (RUCR 0-31) ................................................................................................ 193
Table 99:: Receive Signaling Control Register x (RSCR) (0-31) ................................................................................... 193
Table 100:: Receive Substitution Signaling Register (RSSR) E1 Mode ........................................................................ 196
Table 101:: Receive Substitution Signaling Register (RSSR) T1 Mode ........................................................................ 197
Table 102:: Receive Signaling Array Register 0 to 31 ................................................................................................... 198
Table 103:: LAPD Buffer 0 Control Register .................................................................................................................. 199
Table 104:: LAPD Buffer 1 Control Register .................................................................................................................. 199
Table 105:: PMON T1/E1 Receive Line Code (bipolar) Violation Counter .................................................................... 200
Table 106:: PMON T1/E1 Receive Line Code (bipolar) Violation Counter .................................................................... 200
Table 107:: PMON T1/E1 Receive Framing Alignment Bit Error Counter ..................................................................... 200
Table 108:: PMON T1/E1 Receive Framing Alignment Bit Error Counter ..................................................................... 201
Table 109:: PMON T1/E1 Receive Severely Errored Frame Counter ........................................................................... 201
Table 110:: PMON T1/E1 Receive CRC-4 Block Error Counter - MSB ......................................................................... 202
Table 111:: PMON T1/E1 Receive CRC-4 Block Error Counter - LSB .......................................................................... 202
Table 112:: PMON E1 Receive Far-End BLock Error Counter - MSB ........................................................................... 203
Table 113:: PMON E1 Receive Far End Block Error Counter ....................................................................................... 203
Table 114:: PMON T1/E1 Receive Slip Counter ............................................................................................................ 204
Table 115:: PMON T1/E1 Receive Loss of Frame Counter ........................................................................................... 204