XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
XI
Table 176:: Microprocessor Register #703, Bit Description - Global Register 4 ............................................................ 296
Table 177:: Microprocessor Register #704, Bit Description - Global Register 5 ............................................................ 298
Table 178:: List of the Possible Conditions that can Generate Interrupts, in each Framer ............................................ 300
Table 179:: Address of the Block Interrupt Status Registers ......................................................................................... 301
Table 180:: Block Interrupt Enable Register .................................................................................................................. 302
Table 181:: Interrupt Control Register ............................................................................................................................ 305
Table 182:: Framing Format for PMON Status Inserted within LAPD by Initiating APR ................................................ 330
Table 183:: Random Bit Sequence Polynomials ............................................................................................................ 346
Table 184:: Short Haul Line Build Out ........................................................................................................................... 348
Table 185:: Selecting the Internal Impedance ............................................................................................................... 351
Table 186:: Bit Format of Timeslot 0 octet within a FAS E1 Frame ............................................................................... 411
Table 187:: Bit Format of Timeslot 0 octet within a Non-FAS E1 Frame ....................................................................... 412
Table 188:: Bit Format of all Timeslot 0 octets within a CRC Multi-frame ...................................................................... 413
Table 189:: Superframe Format ..................................................................................................................................... 417
Table 190:: Extended Superframe Format ..................................................................................................................... 419
Table 191:: Non-Signaling Framing Format ................................................................................................................... 420
Table 192:: SLC®96 Fs Bit Contents ............................................................................................................................. 421
Table 193:: E1 Receiver Electrical Characteristics ........................................................................................................ 423
Table 194:: T1 Receiver Electrical Characteristics ........................................................................................................ 424
Table 195:: E1 Transmit Return Loss Requirement ....................................................................................................... 424
Table 196:: E1 Transmitter Electrical Characteristics .................................................................................................... 425
Table 197:: T1 Transmitter Electrical Characteristics .................................................................................................... 425
Table 198:: Transmit Pulse Mask Specification ............................................................................................................. 426
Table 199:: DSX1 Interface Isolated pulse mask and corner points .............................................................................. 427
Table 200:: AC Electrical Characteristics ....................................................................................................................... 428